

# Single Channel, 0.5 to 1 Msps, 10-Bit A/D Converter

## **General Description**

The ADC101S101 is a low-power, single channel, CMOS 10bit analog-to-digital converter with a high-speed serial interface. Unlike the conventional practice of specifying performance at a single sample rate only, the ADC101S101 is fully specified over a sample rate range of 500 ksps to 1 Msps. The converter is based upon a successive-approximation register architecture with an internal track-and-hold circuit.

The output serial data is straight binary, and is compatible with several standards, such as SPI<sup>TM</sup>, QSPI<sup>TM</sup>, MICROWIRE, and many common DSP serial interfaces.

The ADC101S101 operates with a single supply that can range from +2.7V to +5.25V. Normal power consumption using a +3V or +5V supply is 2.0 mW and 10 mW, respectively. The power-down feature reduces the power consumption to as low as 2.5  $\mu$ W using a +5V supply.

The ADC101S101 is packaged in 6-lead LLP and SOT-23 packages. Operation over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C is guaranteed.

## **Features**

- Specified over a range of sample rates.
- 6-lead LLP and SOT-23 packages
- Variable power management
- Single power supply with 2.7V 5.25V range
- SPI™/QSPI™/MICROWIRE/DSP compatible

## **Key Specifications**

- DNL
- INL

SNR

- ± 0.2 LSB (typ) 62 dB (typ)

2.0 mW (typ)

10 mW (typ)

+0.3 / -0.2 LSB (typ)

- Power Consumption
- 3V Supply
- 5V Supply

## **Applications**

- Portable Systems
- Remote Data Aquisitions
- Instrumentation and Control Systems

## **Pin-Compatible Alternatives by Resolution and Speed**

#### All devices are fully pin and function compatible.

| Resolution | Specified for Sample Rate Range of: |                 |                    |  |  |
|------------|-------------------------------------|-----------------|--------------------|--|--|
|            | 50 to 200 ksps                      | 200 to 500 ksps | 500 ksps to 1 Msps |  |  |
| 12-bit     | ADC121S021                          | ADC121S051      | ADC121S101         |  |  |
| 10-bit     | ADC101S021                          | ADC101S051      | ADC101S101         |  |  |
| 8-bit      | ADC081S021                          | ADC081S051      | ADC081S101         |  |  |

## **Connection Diagram**



## **Ordering Information**

| Order Code      | Temperature Range | Description                        | Top Mark |
|-----------------|-------------------|------------------------------------|----------|
| ADC101S101CISD  | -40°C to +85°C    | 6-Lead LLP Package                 | X2C      |
| ADC101S101CISDX | -40°C to +85°C    | 6-Lead LLP Package, Tape & Reel    |          |
| ADC101S101CIMF  | -40°C to +85°C    | 6-Lead SOT-23 Package              |          |
| ADC101S101CIMFX | -40°C to +85°C    | 6-Lead SOT-23 Package, Tape & Reel |          |
| ADC101S101EVAL  |                   | SOT-23 Evaluation Board            |          |

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

# **Block Diagram**



# Pin Descriptions and Equivalent Circuits

| Pin No.     | Symbol          | Description                                                                                                                                                                                                     |  |  |  |  |
|-------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ANALOG I/O  |                 |                                                                                                                                                                                                                 |  |  |  |  |
| 3           | V <sub>IN</sub> | Analog input. This signal can range from 0V to V <sub>A</sub> .                                                                                                                                                 |  |  |  |  |
| DIGITAL I/C | )               | ·                                                                                                                                                                                                               |  |  |  |  |
| 4           | SCLK            | Digital clock input. This clock directly controls the conversion and readout processes.                                                                                                                         |  |  |  |  |
| 5           | SDATA           | Digital data output. The output samples are clocked out of this pin on falling edges of the SCLK pin.                                                                                                           |  |  |  |  |
| 6           | CS              | Chip select. On the falling edge of $\overline{CS}$ , a conversion process begins.                                                                                                                              |  |  |  |  |
| POWER SU    | PPLY            |                                                                                                                                                                                                                 |  |  |  |  |
| 1           | V <sub>A</sub>  | Positive supply pin. This pin should be connected to a quiet +2.7V to +5.25V source and bypassed to GND with a 1 $\mu$ F capacitor and a 0.1 $\mu$ F monolithic capacitor located within 1 cm of the power pin. |  |  |  |  |
| 2           | GND             | The ground return for the supply and signals.                                                                                                                                                                   |  |  |  |  |
| PAD         | GND             | For package suffix CISD(X) only, it is recommended that the center pad should be connected to ground.                                                                                                           |  |  |  |  |

## Absolute Maximum Ratings (Note 1, Note

## <u>2</u>)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Analog Supply Voltage V <sub>A</sub>       | –0.3V to 6.5V                   |
|--------------------------------------------|---------------------------------|
| Voltage on Any Pin to GND                  | –0.3V to (V <sub>A</sub> +0.3)V |
| Input Current at Any Pin ( <i>Note 3</i> ) | ±10 mA                          |
| Package Input Current (Note 3)             | ±20 mA                          |
| Power Consumption at $T_A = 25^{\circ}C$   | See (Note 4)                    |
| ESD Susceptibility (Note 5)                |                                 |
| Human Body Model                           | 3500V                           |
| Machine Model                              | 300V                            |
| Junction Temperature                       | +150°C                          |
| Storage Temperature                        | –65°C to +150°C                 |

## Operating Ratings (Note 1, Note 2)

|                                                                    | . ,                                     |
|--------------------------------------------------------------------|-----------------------------------------|
| Operating Temperature Range                                        | $-40^{\circ}C \le T_A \le +85^{\circ}C$ |
| V <sub>A</sub> Supply Voltage                                      | +2.7V to +5.25V                         |
| Digital Input Pins Voltage Range<br>(regardless of supply voltage) | -0.3V to +5.25V                         |
| Clock Frequency                                                    | 25 kHz to 20 MHz                        |
| Sample Rate                                                        | up to 1 Msps                            |
| Analog Input Voltage                                               | 0V to V <sub>A</sub>                    |

## Package Thermal Resistance

| Package       | θ <sub>JA</sub> |
|---------------|-----------------|
| 6-lead LLP    | 94°C / W        |
| 6-lead SOT-23 | 265°C / W       |

Soldering process must comply with National Semiconductor's Reflow Temperature Profile specifications. Refer to www.national.com/packaging. (Note 6)

## ADC101S101 Converter Electrical Characteristics (Note 7, Note 9)

The following specifications apply for  $V_A = +2.7V$  to 5.25V, GND = 0V,  $f_{SCLK} = 10$  MHz to 20 MHz,  $C_L = 15$  pF,  $f_{SAMPLE} = 500$  ksps to 1 Msps, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}: all other limits T\_A = 25^{\circ}C.** 

| Symbol           | Parameter                                         | Conditions                                                                        | Typical | Limits<br>( <i>Note 9</i> ) | Units      |
|------------------|---------------------------------------------------|-----------------------------------------------------------------------------------|---------|-----------------------------|------------|
| STATIC C         | ONVERTER CHARACTERISTICS                          |                                                                                   |         |                             |            |
|                  | Resolution with No Missing Codes                  |                                                                                   |         | 10                          | Bits       |
| INL              | Integral Non-Linearity                            | V <sub>A</sub> = +2.7V to +5.25V                                                  | ±0.2    | ±0.7                        | LSB (max)  |
| DNL              | Differential Nen Linearity                        | V <sub>A</sub> = +2.7V to +5.25V                                                  | +0.3    | .07                         | LSB (max)  |
| DINL             | Differential Non-Linearity                        | $v_{\rm A} = +2.7 v_{10} + 5.25 v_{\rm C}$                                        | -0.2    | -0.2 ±0.7                   |            |
| V <sub>OFF</sub> | Offset Error                                      | V <sub>A</sub> = +2.7V to +5.25V                                                  | ±0.1    | ±0.7                        | LSB (max)  |
| GE               | Gain Error                                        | V <sub>A</sub> = +2.7V to +5.25V                                                  | ±0.2    | ±1.0                        | LSB (min)  |
| DYNAMIC          | CONVERTER CHARACTERISTICS                         |                                                                                   | -1      |                             |            |
| SINAD            | Signal-to-Noise Plus Distortion Ratio             | V <sub>A</sub> = +2.7 to 5.25V<br>f <sub>IN</sub> = 100 kHz, -0.02 dBFS           | 61.7    | 61                          | dB (min)   |
| SNR              | Signal-to-Noise Ratio                             | V <sub>A</sub> = +2.7 to 5.25V<br>f <sub>IN</sub> = 100 kHz, –0.02 dBFS           | 62      | 61.2                        | dB (min)   |
| THD              | Total Harmonic Distortion                         | V <sub>A</sub> = +2.7 to 5.25V<br>f <sub>IN</sub> = 100 kHz, -0.02 dBFS           | -77     | -73                         | dB (max)   |
| SFDR             | Spurious-Free Dynamic Range                       | V <sub>A</sub> = +2.7 to 5.25V<br>f <sub>IN</sub> = 100 kHz, -0.02 dBFS           | 78      | 74                          | dB (min)   |
| ENOB             | Effective Number of Bits                          | V <sub>A</sub> = +2.7 to 5.25V<br>f <sub>IN</sub> = 100 kHz, –0.02 dBFS           | 9.9     | 9.8                         | Bits (min) |
|                  | Intermodulation Distortion, Second<br>Order Terms | V <sub>A</sub> = +5.25V<br>f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 kHz | -78     |                             | dB         |
| IMD              | Intermodulation Distortion, Third Order<br>Terms  | V <sub>A</sub> = +5.25V<br>f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 kHz | -78     |                             | dB         |
|                  | 2 dD Full Devier Develuidth                       | V <sub>A</sub> = +5V                                                              | 11      |                             | MHz        |
| FPBW             | -3 dB Full Power Bandwidth                        | $V_A = +3V$                                                                       | 8       |                             | MHz        |

ADC101S101

| Symbol                              | Parameter                          | Conditions                                                             |          | Typical               | Limits<br>( <i>Note 9</i> ) | Units           |
|-------------------------------------|------------------------------------|------------------------------------------------------------------------|----------|-----------------------|-----------------------------|-----------------|
| ANALOG                              | INPUT CHARACTERISTICS              |                                                                        |          | <u>.</u>              |                             |                 |
| V <sub>IN</sub>                     | Input Range                        |                                                                        |          | 0 to V <sub>A</sub>   |                             | V               |
| DCL                                 | DC Leakage Current                 |                                                                        |          |                       | ±1                          | μA (max)        |
|                                     |                                    | Track Mode                                                             |          | 30                    |                             | pF              |
| 2 <sub>INA</sub>                    | Input Capacitance                  | Hold Mode                                                              |          | 4                     |                             | pF              |
| DIGITAL                             | INPUT CHARACTERISTICS              |                                                                        |          |                       |                             |                 |
| V                                   | Input High Voltage                 | V <sub>A</sub> = +5.25V                                                |          |                       | 2.4                         | V (min)         |
| V <sub>IH</sub>                     | Input High Voltage                 | $V_{A} = +3.6V$                                                        |          |                       | 2.1                         | V (min)         |
|                                     |                                    | V <sub>A</sub> = +5V                                                   |          |                       | 0.8                         | V (max)         |
| V <sub>IL</sub>                     | Input Low Voltage                  | $V_A = +3V$                                                            |          |                       | 0.4                         | V (max)         |
| I <sub>IN</sub>                     | Input Current                      | $V_{IN} = 0V \text{ or } V_A$                                          |          | ±0.1                  | ±1                          | μA (max)        |
| C <sub>IND</sub>                    | Digital Input Capacitance          |                                                                        |          | 2                     | 4                           | pF (max)        |
|                                     | OUTPUT CHARACTERISTICS             |                                                                        |          | I                     |                             |                 |
|                                     |                                    | I <sub>SOURCE</sub> = 200 μA                                           |          | V <sub>A</sub> – 0.07 | V <sub>A</sub> – 0.2        | V (min)         |
| V <sub>OH</sub>                     | Output High Voltage                | I <sub>SOURCE</sub> = 1 mA                                             |          | V <sub>A</sub> – 0.1  |                             | V               |
|                                     |                                    | I <sub>SINK</sub> = 200 μA                                             |          | 0.03                  | 0.4                         | V (max)         |
| V <sub>OL</sub>                     | Output Low Voltage                 | I <sub>SINK</sub> = 1 mA                                               |          | 0.1                   |                             | V               |
| I <sub>OZH</sub> , I <sub>OZL</sub> | TRI-STATE® Leakage Current         |                                                                        |          | ±0.1                  | ±10                         | µA (max)        |
| C <sub>OUT</sub>                    | TRI-STATE® Output Capacitance      |                                                                        |          | 2                     | 4                           | pF (max)        |
| 001                                 | Output Coding                      |                                                                        |          | Stra                  | light (Natura               | 1 ( )           |
| POWER                               |                                    |                                                                        |          |                       | <u> </u>                    | , ,             |
|                                     |                                    |                                                                        |          |                       | 2.7                         | V (min)         |
| V <sub>A</sub>                      | Supply Voltage                     |                                                                        |          |                       | 5.25                        | V (max)         |
|                                     |                                    | V <sub>A</sub> = +5.25V,                                               | SOT-23   |                       | 3.2                         | <b>A</b> ( )    |
|                                     | Supply Current, Normal Mode        | f <sub>SAMPLE</sub> = 1 Msps                                           | LLP      | 2.0                   | 2.8                         | mA (max)        |
|                                     | (Operational, CS low)              | V <sub>A</sub> = +3.6V,                                                | SOT-23   | 0.6                   | 1.5                         | m ( ( m a ) ( ) |
|                                     |                                    | f <sub>SAMPLE</sub> = 1 Msps                                           | LLP      | 0.6                   | 1.3                         | mA (max)        |
| I <sub>A</sub>                      |                                    | $f_{SCLK} = 0 MHz, V_A = +5V$                                          |          | 500                   |                             | nA              |
|                                     | Supply Current, Shutdown (CS high) | f <sub>SAMPLE</sub> = 0 ksps                                           |          | 500                   |                             |                 |
|                                     |                                    | $V_A = +5V$ , $f_{SCLK} = 20$ MHz,                                     |          | 60                    |                             | μA              |
|                                     |                                    | f <sub>SAMPLE</sub> = 0 ksps                                           | <u>.</u> |                       |                             | μ               |
|                                     |                                    | V <sub>A</sub> = +5V                                                   | SOT-23   | 10.0                  | 16                          | mW (max)        |
|                                     | Power Consumption, Normal Mode     | A -                                                                    | LLP      |                       | 14                          | (               |
|                                     | (Operational, CS low)              | $V_A = +3V$                                                            | SOT-23   | 2.0                   | 4.5                         | mW (max)        |
| P <sub>D</sub>                      |                                    | f OMHZ V JEV                                                           | LLP      |                       | 3.9                         |                 |
|                                     | Power Consumption, Shutdown (CS    | $f_{SCLK} = 0 \text{ MHz}, V_A = +5V$<br>$f_{SAMPLE} = 0 \text{ ksps}$ |          | 2.5                   |                             | μW              |
|                                     | high)                              | $f_{SCLK} = 20 \text{ MHz}, V_A = +5V,$                                |          |                       |                             |                 |
|                                     |                                    | $f_{SAMPLE} = 0$ ksps                                                  |          | 300                   |                             | μW              |
| AC ELEC                             |                                    | SAMFLE                                                                 |          |                       |                             |                 |
|                                     |                                    |                                                                        |          |                       | 10                          | MHz (min)       |
| f <sub>SCLK</sub>                   | Clock Frequency                    | ( <i>Note 8</i> )                                                      |          |                       | 20                          | MHz (max)       |
| 4                                   |                                    |                                                                        |          |                       | 500                         | ksps (min)      |
| f <sub>S</sub>                      | Sample Rate                        | (Note 8)                                                               |          |                       | 1                           | Msps (max)      |
| t <sub>HOLD</sub>                   | Hold Time                          |                                                                        |          |                       | 13                          | SCLK Falling    |
| HOLD                                |                                    |                                                                        |          |                       |                             | Edges           |
| DC                                  | SCLK Duty Cycle                    | f <sub>SCLK</sub> = 20 MHz                                             |          | 50                    | 40                          | % (min)         |
| -                                   | ,                                  | SCLK - 20 WILL                                                         |          |                       | 60                          | % (max)         |

| Symbol             | Parameter                                | Conditions | Typical | Limits<br>( <i>Note 9</i> ) | Units    |
|--------------------|------------------------------------------|------------|---------|-----------------------------|----------|
| t <sub>ACQ</sub>   | Minimum Time Required for<br>Acquisition |            |         | 350                         | ns (max) |
| t <sub>QUIET</sub> | (Note 11)                                |            |         | 50                          | ns (min) |
| t <sub>AD</sub>    | Aperture Delay                           |            | 3       |                             | ns       |
| t <sub>AJ</sub>    | Aperture Jitter                          |            | 30      |                             | ps       |

## ADC101S101 Timing Specifications

The following specifications apply for  $V_A = +2.7V$  to 5.25V, GND = 0V,  $f_{SCLK} = 10.0$  MHz to 20.0 MHz,  $C_L = 25$  pF,  $f_{SAMPLE} = 500$  ksps to 1 Msps, **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**: all other limits  $T_A = 25^{\circ}C$ .

| Symbol                | Parameter                                                                    | Conditions                      | Typical | Limits                  | Units    |
|-----------------------|------------------------------------------------------------------------------|---------------------------------|---------|-------------------------|----------|
| t <sub>cs</sub>       | Minimum CS Pulse Width                                                       |                                 |         | 10                      | ns (min) |
| t <sub>s∪</sub>       | CS to SCLK Setup Time                                                        |                                 |         | 10                      | ns (min) |
| t <sub>EN</sub>       | Delay from CS Until SDATA TRI-STATE <sup>®</sup> Disabled ( <i>Note 12</i> ) |                                 |         | 20                      | ns (max) |
| +                     | Data Access Time after CCLK Folling Edge (Note 12)                           | V <sub>A</sub> = +2.7 to +3.6   |         | 40                      | ns (max) |
| t <sub>ACC</sub>      | Data Access Time after SCLK Falling Edge ( <i>Note 13</i> )                  | V <sub>A</sub> = +4.75 to +5.25 |         | 20                      | ns (max) |
| t <sub>CL</sub>       | SCLK Low Pulse Width                                                         |                                 |         | 0.4 x t <sub>SCLK</sub> | ns (min) |
| t <sub>CH</sub>       | SCLK High Pulse Width                                                        |                                 |         | 0.4 x t <sub>SCLK</sub> | ns (min) |
| +                     | SCLK to Data Valid Hold Time                                                 | $V_A = +2.7 \text{ to } +3.6$   |         | 7                       | ns (min) |
| t <sub>H</sub>        | SCER to Data Valid Hold Time                                                 | V <sub>A</sub> = +4.75 to +5.25 |         | 5                       | ns (min) |
|                       |                                                                              | $V_{A} = +2.7 \text{ to } +3.6$ |         | 25                      | ns (max) |
| +                     | SCLK Falling Edge to SDATA High Impedance (Note                              | $v_{\rm A} = +2.7 \ 10 + 3.0$   |         | 6                       | ns (min) |
| t <sub>DIS</sub>      | 14)                                                                          | V <sub>A</sub> = +4.75 to +5.25 |         | 25                      | ns (max) |
|                       |                                                                              | V <sub>A</sub> = +4.75 (0 +5.25 |         | 5                       | ns (min) |
| t <sub>POWER-UP</sub> | Power-Up Time from Full Power-Down                                           |                                 | 1       |                         | μs       |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND = 0V, unless otherwise specified.

**Note 3:** When the input voltage at any pin exceeds the power supply (that is,  $V_{IN} < GND$  or  $V_{IN} > V_A$ ), the current at that pin should be limited to 10 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to two. The Absolute Maximum Rating specification does not apply to the  $V_A$  pin. The current into the  $V_A$  pin is limited by the Analog Supply Voltage specification.

**Note 4:** The absolute maximum junction temperature ( $T_Jmax$ ) for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_Jmax$ , the junction-to-ambient thermal resistance ( $\theta_{JA}$ ), and the ambient temperature ( $T_A$ ), and can be calculated using the formula  $P_Dmax = (T_Jmax - T_A) / \theta_{JA}$ . The values for maximum power dissipation listed above will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.

Note 5: Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through zero ohms.

Note 6: Reflow temperature profiles are different for lead-free and non-lead-free packages.

Note 7: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 8: This is the frequency range over which the electrical performance is guaranteed. The device is functional over a wider range which is specified under Operating Ratings.

Note 9: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

**Note 10:** This condition is for  $f_{SCLK} = 20$  MHz.

Note 11: Minimum Quiet Time required by bus relinquish and the start of the next conversion.

Note 12: Measured with the timing test circuit shown in Figure 1 and defined as the time taken by the output signal to cross 1.0V.

Note 13: Measured with the timing test circuit shown in Figure 1 and defined as the time taken by the output signal to cross 1.0V or 2.0V.

Note 14:  $t_{DIS}$  is derived from the time taken by the outputs to change by 0.5V with the timing test circuit shown in Figure 1. The measured number is then adjusted to remove the effects of charging or discharging the output capacitance. This means that  $t_{DIS}$  is the true bus relinquish time, independent of the bus loading.



## **Specification Definitions**

**ACQUISITION TIME** is the time required to acquire the input voltage. That is, it is time required for the hold capacitor to charge up to the input voltage. Acquisition time is measured backwards from the falling edge of  $\overline{CS}$  when the signal is sampled and the part moves from track to hold. The start of the time interval that contains  $T_{ACQ}$  is the 13th rising edge of SCLK of the previous conversion when the part moves from hold to track. The user must ensure that the time between the 13th rising edge of SCLK and the falling edge of the next  $\overline{CS}$  is not less than  $T_{ACQ}$  to meet performance specifications.

**APERTURE DELAY** is the time after the falling edge of  $\overline{CS}$  to when the input signal is acquired or held for conversion.

**APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.

**CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word. This is from the falling edge of  $\overline{CS}$  when the input signal is sampled to the 16th falling edge of SCLK when the SDATA output goes into TRI-STATE.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD – 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal ( $V_{REF} - 1.5 \text{ LSB}$ ), after adjusting for offset error.

**INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the second and third order intermodulation products to the sum of the power in both of the original frequencies. IMD is usually expressed in dB.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC101S101 is guaranteed not to have any missing codes.

**OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND + 0.5 LSB).

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.

SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB or dBc, of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output. THD is calculated as

THD = 
$$20 \cdot \log_{10} \sqrt{\frac{A_{f2}^2 + \dots + A_{f6}^2}{A_{f1}^2}}$$

where  $Af_1$  is the RMS power of the input frequency at the output and  $Af_2$  through  $Af_6$  are the RMS power in the first 5 harmonic frequencies.

**THROUGHPUT TIME** is the minimum time required between the start of two successive conversion. It is the acquisition time plus the conversion time.

**Typical Performance Characteristics**  $T_A = +25^{\circ}C$ ,  $f_{SAMPLE} = 500$  ksps to 1 Msps,  $f_{SCLK} = 10$  MHz to 20 MHz,  $f_{IN} = 100$  kHz unless otherwise stated.





20145221



2014520











## **Applications Information**

## 1.0 ADC101S101 OPERATION

The ADC101S101 is a successive-approximation analog-todigital converter designed around a charge-redistribution digital-to-analog converter core. Simplified schematics of the ADC101S101 in both track and hold operation are shown in Figures 3 and 4, respectively. In Figure 3, the device is in track mode: switch SW1 connects the sampling capacitor to the input, and SW2 balances the comparator inputs. The device is in this state until  $\overline{CS}$  is brought low, at which point the device moves to the hold mode. Figure 4 shows the device in hold mode: switch SW1 connects the sampling capacitor to ground, maintaining the sampled voltage, and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is the digital representation of the analog input voltage. The device moves from hold mode to track mode on the 13th rising edge of SCLK.



20145209

FIGURE 3. ADC101S101 in Track Mode





#### 2.0 USING THE ADC101S101

The serial interface timing diagram for the ADC is shown in Figure 2.  $\overline{CS}$  is chip select, which initiates conversions on the ADC and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. SDATA is the serial data out pin, where a conversion result is found as a serial data stream.

Basic operation of the ADC begins with  $\overline{CS}$  going low, which initiates a conversion process and data transfer. Subsequent rising and falling edges of SCLK will be labelled with reference to the falling edge of  $\overline{CS}$ ; for example, "the third falling edge of SCLK" shall refer to the third falling edge of SCLK after  $\overline{CS}$  goes low.

At the fall of  $\overline{CS}$ , the SDATA pin comes out of TRI-STATE, and the converter moves from track mode to hold mode. The input signal is sampled and held for conversion on the falling edge of  $\overline{CS}$ . The converter moves from hold mode to track mode on the 13th rising edge of SCLK (see *Figure 2*). It is at this point that the interval for the T<sub>ACQ</sub> specification begins. In the worst case, 350 ns must pass between the 13th rising edge and the next falling edge of SCLK. The SDATA pin will be placed back into TRI-STATE after the 16th falling edge of SCLK, or at the rising edge of  $\overline{CS}$ , whichever occurs first. After a conversion is completed, the quiet time  $t_{\text{QUIET}}$  must be satisfied before bringing  $\overline{CS}$  low again to begin another conversion.

Sixteen SCLK cycles are required to read a complete sample from the ADC. The sample bits (including leading or trailing zeroes) are clocked out on falling edges of SCLK, and are intended to be clocked in by a receiver on subsequent falling edges of SCLK. The ADC will produce three leading zero bits on SDATA, followed by ten data bits, most significant first. After the data bits, the ADC will clock out two trailing zeros.

If  $\overline{\text{CS}}$  goes low before the rising edge of SCLK, an additional (fourth) zero bit may be captured by the next falling edge of SCLK.

#### 2.1 Determining Throughput

Throughput depends on the frequency of SCLK and how much time is allowed to elapse between the end of one con-

version and the start of another. At the maximum specified SCLK frequency, the maximum guaranteed throughput is obtained by using a 20 SCLK frame. As shown in *Figure 2*, the minimum allowed time between  $\overline{CS}$  falling edges is determined by 1) 12.5 SCLKs for Hold mode, 2) the larger of two quantities: either the minimum required time for Track mode ( $t_{ACQ}$ ) or 2.5 SCLKs to finish reading the result and 3) 0, 1/2 or 1 SCLK padding to ensure an even number of SCLK cycles so there is a falling SCLK edge when  $\overline{CS}$  next falls. For example, at the fastest rate for this family of parts, SCLK is 20MHz and 2.5 SCLKs are 125ns, so the minimum time between  $\overline{CS}$  falling edges is calculated by

#### 12.5\*50ns + 350ns + 0.5\*50ns = 1000ns

(12.5 SCLKs +  $t_{ACQ}$  + 1/2 SCLK) which corresponds to a maximum throughput of 1MSPS. At the slowest rate for this family, SCLK is 1MHz. Using a 20 cycle conversion frame as shown in Figure 2 yields a 20µs time between  $\overline{CS}$  falling

edges for a throughput of 50KSPS. It is possible, however, to use fewer than 20 clock cycles provided the timing parameters are met. With a 1MHz SCLK, there are 2500ns in 2.5 SCLK cycles, which is greater than  $t_{ACQ}$ . After the last data bit has come out, the clock will need one full cycle to return to a falling edge. Thus the total time between falling edges of  $\overline{CS}$  is 12.5\*1µs +2.5\*1µs +1\*1µs=16µs which is a throughput of 62.5KSPS.

#### 3.0 ADC101S101 TRANSFER FUNCTION

The output format of the ADC is straight binary. Code transitions occur midway between successive integer LSB values. The LSB width for the ADC is  $V_A/1024$ . The ideal transfer characteristic is shown in *Figure 5*. The transition from an output code of 00 0000 0000 to a code of 00 0000 0001 is at 1/2 LSB, or a voltage of  $V_A/2048$ . Other code transitions occur at steps of one LSB.



FIGURE 5. Ideal Transfer Characteristic

#### **4.0 TYPICAL APPLICATION CIRCUIT**

A typical application of the ADC is shown in *Figure 6*. Power is provided in this example by the National Semiconductor LP2950 low-dropout voltage regulator, available in a variety of fixed and adjustable output voltages. The power supply pin is bypassed with a capacitor network located close to the ADC. Because the reference for the ADC is the supply voltage, any noise on the supply will degrade device noise per-

formance. To keep noise off the supply, use a dedicated linear regulator for this device, or provide sufficient decoupling from other circuitry to keep noise off the ADC supply pin. Because of the ADC's low power requirements, it is also possible to use a precision reference as a power supply to maximize performance. The three-wire interface is shown connected to a microprocessor or DSP.



FIGURE 6. Typical Application Circuit

#### **5.0 ANALOG INPUTS**

An equivalent circuit for one of the ADC's input channels is shown in *Figure 7*. Diodes D1 and D2 provide ESD protection for the analog inputs. At no time should any input go beyond  $(V_A + 300 \text{ mV})$  or (GND – 300 mV), as these ESD diodes will begin conducting, which could result in erratic operation. For this reason, the ESD diodes should not be used to clamp the input signal.

The capacitor C1 in *Figure 7* has a typical value of 4 pF, and is mainly the package pin capacitance. Resistor R1 is the on resistance of the multiplexer and track / hold switch, and is typically  $500\Omega$ . Capacitor C2 is the ADC sampling capacitor and is typically 26 pF. The ADC will deliver best performance when driven by a low-impedance source to eliminate distortion caused by the charging of the sampling capacitance. This is especially important when using the ADC to sample AC signals. Also important when sampling dynamic signals is an anti-aliasing filter.



FIGURE 7. Equivalent Input Circuit

## 6.0 DIGITAL INPUTS AND OUTPUTS

The ADC digital inputs (SCLK and  $\overline{CS}$ ) are not limited by the same absolute maximum ratings as the analog inputs. The digital input pins are instead limited to +5.25V with respect to GND, regardless of V<sub>A</sub>, the supply voltage. This allows the ADC to be interfaced with a wide range of logic levels, independent of the supply voltage.

## 7.0 MODES OF OPERATION

The ADC has two possible modes of operation: normal mode, and shutdown mode. The ADC enters normal mode (and a

conversion process is begun) when  $\overline{CS}$  is pulled low. The device will enter shutdown mode if  $\overline{CS}$  is pulled high before the tenth falling edge of SCLK after  $\overline{CS}$  is pulled low, or will stay in normal mode if  $\overline{CS}$  remains low. Once in shutdown mode, the device will stay there until  $\overline{CS}$  is brought low again. By varying the ratio of time spent in the normal and shutdown modes, a system may trade-off throughput for power consumption, with a sample rate as low as zero.

#### 7.1 Normal Mode

The fastest possible throughput is obtained by leaving the ADC in normal mode at all times, so there are no power-up delays. To keep the device in normal mode continuously,  $\overline{CS}$  must be kept low until after the 10th falling edge of SCLK after the start of a conversion (remember that a conversion is initiated by bringing  $\overline{CS}$  low).

If  $\overline{CS}$  is brought high after the 10th falling edge, but before the 16th falling edge, the device will remain in normal mode, but the current conversion will be aborted, and SDATA will return to TRI-STATE (truncating the output word).

Sixteen SCLK cycles are required to read all of a conversion word from the device. After sixteen SCLK cycles have elapsed,  $\overline{CS}$  may be idled either high or low until the next conversion. If  $\overline{CS}$  is idled low, it must be brought high again before the start of the next conversion, which begins when  $\overline{CS}$  is again brought low.

After sixteen SCLK cycles, SDATA returns to TRI-STATE. Another conversion may be started, after  $t_{\text{QUIET}}$  has elapsed, by bringing  $\overline{\text{CS}}$  low again.

#### 7.2 Shutdown Mode

Shutdown mode is appropriate for applications that either do not sample continuously, or it is acceptable to trade throughput for power consumption. When the ADC is in shutdown mode, all of the analog circuitry is turned off.

To enter shutdown mode, a conversion must be interrupted by bringing  $\overline{CS}$  back high anytime between the second and tenth falling edges of SCLK, as shown in Figure 8. Once  $\overline{CS}$ has been brought high in this manner, the device will enter shutdown mode; the current conversion will be aborted and SDATA will enter TRI-STATE. If  $\overline{CS}$  is brought high before the second falling edge of SCLK, the device will not change mode; this is to avoid accidentally changing mode as a result of noise on the  $\overline{CS}$  line.



**FIGURE 9. Entering Normal Mode** 

To exit shutdown mode, bring  $\overline{CS}$  back low. Upon bringing  $\overline{CS}$  low, the ADC will begin powering up (power-up time is specified in the Timing Specifications table). This power-up delay results in the first conversion result being unusable. The second conversion performed after power-up, however, is valid, as shown in Figure 9.

If  $\overline{CS}$  is brought back high before the 10th falling edge of SCLK, the device will return to shutdown mode. This is done to avoid accidentally entering normal mode as a result of noise on the  $\overline{CS}$  line. To exit shutdown mode and remain in normal mode,  $\overline{CS}$  must be kept low until after the 10th falling edge of SCLK. The ADC will be fully powered-up after 16 SCLK cycles.

#### **8.0 POWER MANAGEMENT**

The ADC takes time to power-up, either after first applying V<sub>A</sub>, or after returning to normal mode from shutdown mode. This corresponds to one "dummy" conversion for any SCLK frequency within the specifications in this document. After this first dummy conversion, the ADC will perform conversions properly. Note that the t<sub>QUIET</sub> time must still be included between the first dummy conversion and the second valid conversion.

When the  $V_A$  supply is first applied, the ADC may power up in either of the two modes: normal or shutdown. As such, one dummy conversion should be performed after start-up, as described in the previous paragraph. The part may then be placed into either normal mode or the shutdown mode, as described in Sections 7.1 and 7.2.

When the ADC is operated continuously in normal mode, the maximum guaranteed throughput is  $f_{SCLK}/20$  at the maximum specified  $f_{SCLK}$ . Throughput may be traded for power consumption by running  $f_{SCLK}$  at its maximum specified rate and performing fewer conversions per unit time, raising the ADC

 $\overline{\text{CS}}$  line after the 10th and before the 15th fall of SCLK of each conversion. A plot of typical power consumption versus throughput is shown in the Typical Performance Curves section. To calculate the power consumption for a given throughput, multiply the fraction of time spent in the normal mode by the normal mode power consumption and add the fraction of time spent in shutdown mode multiplied by the shutdown mode power consumption. Note that the curve of power consumption vs. throughput is essentially linear. This is because the power consumption in the shutdown mode is so small that it can be ignored for all practical purposes.

#### 9.0 POWER SUPPLY NOISE CONSIDERATIONS

The charging of any output load capacitance requires current from the power supply,  $V_A$ . The current pulses required from the supply to charge the output capacitance will cause voltage variations on the supply. If these variations are large enough, they could degrade SNR and SINAD performance of the ADC. Furthermore, discharging the output capacitance when the digital output goes from a logic high to a logic low will dump current into the die substrate, which is resistive. Load discharge currents will cause "ground bounce" noise in the substrate that will degrade noise performance if that current is large enough. The larger the output capacitance, the more current flows through the die substrate and the greater is the noise coupled into the analog channel, degrading noise performance.

To keep noise out of the power supply, keep the output load capacitance as small as practical. It is good practice to use a  $100\Omega$  series resistor at the ADC output, located as close to the ADC output pin as practical. This will limit the charge and discharge current of the output capacitance and improve noise performance.

Physical Dimensions inches (millimeters) unless otherwise noted (2 (0.75) DIMENSIONS ARE IN MILLIMETERS DIMENSIONS IN () FOR REFERENCE ONLY (6X 0.6) (0.1) (6X 0.25) (4X 0.65) 7 RECOMMENDED LAND PATTERN C - 1.2±0.1 --0.8 MAX PIN 1 INDEX AREA (45° X0.25) (0.2) PIN 1 IDb 0.75±0.1 2.5±0.1 6X 0.4±0.1 В - 2.2±0.1 -- A 6X 0 25±0 ⊕ 0.100 C AS BS 4X 0.65 - 2X 1.3 SDB06A (Rev A) 6-Lead LLP Order Number ADC101S101CISD or ADC101S101CISDX NS Package Number SDB06A PKG SYMM A .115±.003 [2.92±0.07] B (.102) .112±.006 [2.84±0.15] .063±.003 [1.6±0.07] .039 [0.99] (6X Ŧ .038 ) [0.95] (4X (6X .027 [0.69] PIN 1 ID RECOMMENDED LAND PATTERN 4X .0375 [0.953] R.004 MIN TYP [0.1] .008 [0.2] R.004 MIN TYP [0.1] (.040 [1.02] GAGE PLANE .038-.048 0060+0015 TYP Ç  $\begin{bmatrix} 0.152^{+0}_{-0} \begin{bmatrix} 0.38\\ 025 \end{bmatrix}$ .004 [0.1] C Ŧ 6X .0148 +.0040 0.3751 +0.022 0.3751 +0.022 ⊕ .008 [0.2]@ [C A\$ B\$ .002-.006 [0.05-0.15] TYP -SEATING PLANE ∠ 0°-8° TYP (.025 TYP) [0.62] .014-.022 TYP [0.36-0.55] CONTROLLING DIMENSION IS INCH VALUES IN [] ARE MILLIMETERS DIMENSIONS IN () FOR REFERENCE ONLY MF06A (Rev C) 6-Lead SOT-23 Order Number ADC101S101CIMF, ADC101S101CIMFX NS Package Number MF06A

# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Products                       |                              | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com