STRUMENTS www.ti.com



# 14 BIT, 80 MSPS ANALOG-TO-DIGITAL CONVERTER

# **FEATURES**

- **14 Bit Resolution**
- 80 MSPS Maximum Sample Rate
- Typical SNR = 74.4 dBc at 80 MSPS and 30 MHz IF
- Typical SFDR = 96.5 dBc at 80 MSPS and 30 MHz IF
- Assured SFDR = 91 dBc at 80 MSPS and 30 MHz IF
- 2.2 V<sub>pp</sub> Differential Input Range •
- **5 V Supply Operation**
- 3.3 V CMOS Compatible Outputs
- 1.85 W Total Power Dissipation
- **2s Complement Output Format** .
- **On-Chip Input Analog Buffer, Track and Hold,** and Reference Circuit

- 52 Pin HTQFP Package With Exposed Heatsink
- Pin Compatible to the ADS5423, ADS5424, and AD6644/45
- Industrial Temperature Range = -40°C to 85°C

## **APPLICATIONS**

- Single and Multichannel Digital Receivers
- **Base Station Infrastructure**
- Instrumentation
- Video and Imaging

## RELATED DEVICES

- Clocking: CDC7005
- Amplifiers: OPA695, THS4509

# DESCRIPTION

The ADS5433 is a 14 bit 80 MSPS analog-to-digital converter (ADC) that operates from 5 V and 3.3 V supplies while providing 3.3 V CMOS compatible digital outputs. The ADS5433 is optimized for spurious-free dynamic range (SFDR). Pin-compatible to the ADS5423, ADS5424, and AD6644/45, the ADS5433 provides enhanced SFDR for input frequencies up to 100 MHz. At 80 MSPS, SFDR is typically 96.5 dBc and is guaranteed to 91 dBc over the industrial temperature range (-40°C to 85°C) with a -1 dBFS 30 MHz input signal.

The ADS5433 input buffer isolates the internal switching of the on-chip Track and Hold (T&H) from disturbing the signal source. A 2.2 V<sub>PP</sub> input range and internal reference generator simplify system design. The ADS5433 is available in a 52 pin HTQFP package and is built on Texas Instrument's complementary bipolar process (BiCom3).



#### FUNCTIONAL BLOCK DIAGRAM

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

Æ

# ADS5433



#### SLAS503-APRIL 2006



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

|         |                                      | PACKAGE/              |                                   | ORMATION           |                    |                         |
|---------|--------------------------------------|-----------------------|-----------------------------------|--------------------|--------------------|-------------------------|
| PRODUCT | PACKAGE<br>LEAD                      | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QTY |
| ADS5433 | HTQFP-                               | DIV                   | -40°C to 85°C                     | ADS5433I           | ADS5433IPJY        | Tray, 160               |
| AD35455 | 5433 52 <sup>(1)</sup> PowerPAD™ PJY |                       | -40 C 10 65 C                     | AD354551           | ADS5433IPJYR       | Tape and Reel, 1000     |

## PACKAGE/ORDERING INFORMATION

(1) Thermal pad size: Octagonal 2,5 mm side

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                     |                          | ADS5433                         | UNIT |
|---------------------|--------------------------|---------------------------------|------|
| Supply voltage      | AV <sub>DD</sub> to GND  | 6                               | V    |
| Supply voltage      | DRV <sub>DD</sub> to GND | 5                               |      |
| Analog input to GN  | D                        | -0.3 to AV <sub>DD</sub> + 0.3  |      |
| Clock input to GND  |                          | -0.3 to AV <sub>DD</sub> + 0.3  | V    |
| CLK to CLK          |                          | ±2.5                            | V    |
| Digital data output | to GND                   | -0.3 to DRV <sub>DD</sub> + 0.3 | V    |
| Operating temperat  | ture range               | -40 to 85                       | °C   |
| Maximum junction t  | temperature              | 150                             | °C   |
| Storage temperatur  | re range                 | -65 to 150                      | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

## THERMAL CHARACTERISTICS<sup>(1)</sup>

| PARAMETER       | TEST CONDITIONS                   | TYP  | UNIT |
|-----------------|-----------------------------------|------|------|
| $\theta_{JA}$   | Soldered slug, no airflow         | 22.5 | °C/W |
| $\theta_{JA}$   | Soldered slug, 200-LPFM airflow   | 15.8 | °C/W |
| $\theta_{JA}$   | Unsoldered slug, no airflow       | 33.3 | °C/W |
| $\theta_{JA}$   | Unsoldered slug, 200-LPFM airflow | 25.9 | °C/W |
| θ <sub>JC</sub> | Bottom of package (heatslug)      | 2    | °C/W |

(1) Using 25 thermal vias (5  $\times$  5 array). See the Application Section.

# **RECOMMENDED OPERATING CONDITIONS**

|                 |                                                         | MIN  | TYP | MAX  | UNIT            |
|-----------------|---------------------------------------------------------|------|-----|------|-----------------|
| SUPPLIE         | ES                                                      | L    |     |      |                 |
| $AV_{DD}$       | Analog supply voltage                                   | 4.75 | 5   | 5.25 | V               |
| $DRV_DD$        | Output driver supply voltage                            | 3    | 3.3 | 3.6  | V               |
| ANALO           | G INPUT                                                 |      |     |      |                 |
|                 | Differential input range                                |      | 2.2 |      | V <sub>PP</sub> |
| V <sub>CM</sub> | Input common-mode voltage                               |      | 2.4 |      | V               |
| DIGITAL         | OUTPUT                                                  | L    |     |      |                 |
|                 | Maximum output load                                     |      | 10  |      | pF              |
| CLOCK           | INPUT                                                   | L    |     |      |                 |
|                 | ADCLK input sample rate (sine wave) 1/t <sub>C</sub>    | 30   |     | 80   | MSPS            |
|                 | Clock amplitude, sine wave, differential <sup>(1)</sup> |      | 3   |      | V <sub>PP</sub> |
|                 | Clock duty cycle <sup>(2)</sup>                         |      | 50% |      |                 |
|                 | Open free-air temperature range                         | -40  |     | 85   | °C              |

See Figure 12 and Figure 13 for more information.
See Figure 11 for more information.

## **ELECTRICAL CHARACTERISTICS**

Over full temperature range ( $T_{MIN} = -40^{\circ}C$  to  $T_{MAX} = 85^{\circ}C$ ), sampling rate = 80 MSPS, 50% clock duty cycle,  $AV_{DD} = 5 V$ ,  $DRV_{DD} = 3.3 V$ , -1 dBFS differential input, and  $3 V_{PP}$  differential sinusoidal clock, unless otherwise noted.

|                    | PARAMETER                      | TEST CONDITIONS                                                                         | MIN   | TYP    | MAX | UNIT            |  |
|--------------------|--------------------------------|-----------------------------------------------------------------------------------------|-------|--------|-----|-----------------|--|
| RESOLUTION         |                                | 14                                                                                      |       |        |     |                 |  |
| ANALOG             | INPUTS                         |                                                                                         |       |        |     |                 |  |
|                    | Differential input range       |                                                                                         |       | 2.2    |     | V <sub>PP</sub> |  |
|                    | Differential input resistance  | See Figure 27                                                                           |       | 1      |     | kΩ              |  |
|                    | Differential input capacitance | See Figure 27                                                                           |       | 1.5    |     | pF              |  |
|                    | Analog input bandwidth         |                                                                                         |       | 570    |     | MHz             |  |
| INTERNA            | AL REFERENCE VOLTAGES          |                                                                                         |       |        |     |                 |  |
| $V_{REF}$          | Reference voltage              |                                                                                         |       | 2.4    |     | V               |  |
|                    | C ACCURACY                     |                                                                                         |       |        |     |                 |  |
|                    | No missing codes               |                                                                                         |       | Tested |     |                 |  |
| DNL                | Differential linearity error   | f <sub>IN</sub> = 10 MHz                                                                | -0.95 | ±0.5   | 1.5 | LSB             |  |
| INL                | Integral linearity error       | f <sub>IN</sub> = 10 MHz                                                                |       | ±1.5   |     | LSB             |  |
|                    | Offset error                   |                                                                                         | -5    | 0      | 5   | mV              |  |
|                    | Offset temperature coefficient |                                                                                         |       | 1.7    |     | ppm/°C          |  |
|                    | Gain error                     |                                                                                         | -5    | 0.9    | 5   | %FS             |  |
|                    | PSRR                           |                                                                                         |       | 1      |     | mV/V            |  |
|                    | Gain temperature coefficient   |                                                                                         |       | 77     |     | ppm/°C          |  |
| POWER              | SUPPLY                         |                                                                                         |       |        |     |                 |  |
| I <sub>AVDD</sub>  | Analog supply current          | $V_{IN}$ = full scale, $f_{IN}$ = 30 MHz                                                |       | 355    | 410 | mA              |  |
| I <sub>DRVDD</sub> | Output buffer supply current   | $V_{IN}$ = full scale, $f_{IN}$ = 30 MHz                                                |       | 35     | 47  | mA              |  |
|                    | Power dissipation              | Total power with 10-pF load on each digital output to ground, $f_{IN} = 70 \text{ MHz}$ |       | 1.85   | 2.2 | W               |  |
|                    | Power-up time                  |                                                                                         |       | 20     | 100 | ms              |  |
| DYNAMI             | C AC CHARACTERISTICS           |                                                                                         |       |        |     |                 |  |
|                    |                                | f <sub>IN</sub> = 10 MHz                                                                |       | 74.6   |     |                 |  |
|                    |                                | f <sub>IN</sub> = 30 MHz                                                                | 73    | 74.4   |     |                 |  |
|                    |                                | f <sub>IN</sub> = 50 MHz                                                                |       | 74.3   |     |                 |  |
| SNR                | Signal-to-noise ratio          | f <sub>IN</sub> = 70 MHz                                                                | 73    | 74     |     | dBc             |  |
|                    |                                | f <sub>IN</sub> = 100 MHz                                                               |       | 73.4   |     |                 |  |
|                    |                                | f <sub>IN</sub> = 170 MHz                                                               |       | 71.9   |     |                 |  |
|                    |                                | f <sub>IN</sub> = 230 MHz                                                               |       | 70.5   |     |                 |  |
|                    |                                | f <sub>IN</sub> = 10 MHz                                                                |       | 95.3   |     |                 |  |
|                    |                                | f <sub>IN</sub> = 30 MHz                                                                | 91    | 96.5   |     |                 |  |
|                    |                                | f <sub>IN</sub> = 50 MHz                                                                |       | 95.7   |     |                 |  |
| SFDR               | Spurious-free dynamic range    | f <sub>IN</sub> = 70 MHz                                                                |       | 90.8   |     | dBc             |  |
|                    |                                | f <sub>IN</sub> = 100 MHz                                                               |       | 84     |     |                 |  |
|                    |                                | f <sub>IN</sub> = 170 MHz                                                               |       | 70     |     |                 |  |
|                    |                                | f <sub>IN</sub> = 230 MHz                                                               |       | 61.3   |     |                 |  |

#### **ELECTRICAL CHARACTERISTICS (Continued)**

Over full temperature range ( $T_{MIN} = -40^{\circ}C$  to  $T_{MAX} = 85^{\circ}C$ ), sampling rate = 80 MSPS, 50% clock duty cycle,  $AV_{DD} = 5 V$ ,  $DRV_{DD} = 3.3 V$ , -1 dBFS differential input, and  $3 V_{PP}$  differential sinusoidal clock, unless otherwise noted

|         | PARAMETER                                    | TEST CONDITIONS           | MIN TYP MAX | UNIT |
|---------|----------------------------------------------|---------------------------|-------------|------|
| DYNAMIC | C AC CHARACTERISTICS (Continu                | ued)                      |             |      |
|         |                                              | f <sub>IN</sub> = 10 MHz  | 72.8 74.5   |      |
|         |                                              | f <sub>IN</sub> = 30 MHz  | 74.4        |      |
|         | Signal-to-noise + distortion                 | f <sub>IN</sub> = 50 MHz  | 74.2        |      |
| SINAD   |                                              | f <sub>IN</sub> = 70 MHz  | 73.8        | dBc  |
|         |                                              | f <sub>IN</sub> = 100 MHz | 73          |      |
|         |                                              | f <sub>IN</sub> = 170 MHz | 67.4        |      |
|         |                                              | f <sub>IN</sub> = 230 MHz | 59.9        |      |
|         |                                              | f <sub>IN</sub> = 10 MHz  | 105         |      |
|         |                                              | f <sub>IN</sub> = 30 MHz  | 103         |      |
|         |                                              | f <sub>IN</sub> = 50 MHz  | 103         |      |
| HD2     | Second harmonic                              | f <sub>IN</sub> = 70 MHz  | 94          | dBc  |
|         |                                              | f <sub>IN</sub> = 100 MHz | 96          |      |
|         |                                              | f <sub>IN</sub> = 170 MHz | 77          |      |
|         |                                              | f <sub>IN</sub> = 230 MHz | 67          |      |
|         |                                              | f <sub>IN</sub> = 10 MHz  | 97          |      |
|         |                                              | f <sub>IN</sub> = 30 MHz  | 101         |      |
|         |                                              | f <sub>IN</sub> = 50 MHz  | 97          |      |
| HD3     | Third harmonic                               | f <sub>IN</sub> = 70 MHz  | 91          | dBc  |
|         |                                              | f <sub>IN</sub> = 100 MHz | 84          |      |
|         |                                              | f <sub>IN</sub> = 170 MHz | 70          |      |
|         |                                              | f <sub>IN</sub> = 230 MHz | 61          |      |
|         |                                              | f <sub>IN</sub> = 10 MHz  | 99          |      |
|         |                                              | f <sub>IN</sub> = 30 MHz  | 98          |      |
|         |                                              | f <sub>IN</sub> = 50 MHz  | 99          |      |
|         | Worst-harmonic/spur (other than HD2 and HD3) | f <sub>IN</sub> = 70 MHz  | 98          | dBc  |
|         |                                              | f <sub>IN</sub> = 100 MHz | 98          |      |
|         |                                              | f <sub>IN</sub> = 170 MHz | 94          |      |
|         |                                              | f <sub>IN</sub> = 230 MHz | 92          |      |
|         | RMS idle channel noise                       | Input pins tied together  | 0.9         | LSB  |

#### **DIGITAL CHARACTERISTICS**

Over full temperature range ( $T_{MIN} = -40^{\circ}C$  to  $T_{MAX} = 85^{\circ}C$ ),  $AV_{DD} = 5$  V,  $DRV_{DD} = 3.3$  V, unless otherwise noted

| PARAMETER                 | TEST CONDITIONS                  | MIN | TYP                  | MAX | UNIT |
|---------------------------|----------------------------------|-----|----------------------|-----|------|
| DIGITAL OUTPUTS           |                                  |     |                      |     |      |
| Low-level output voltage  | $C_{LOAD} = 10 \text{ pF}^{(1)}$ |     | 0.1                  | 0.6 | V    |
| High-level output voltage | $C_{LOAD} = 10 \text{ pF}^{(1)}$ | 2.6 | 3.2                  |     | V    |
| Output capacitance        |                                  |     | 3                    |     | pF   |
| DMID                      |                                  |     | DRV <sub>DD</sub> /2 |     | V    |

(1) Equivalent capacitance to ground of (load + parasitics of transmission lines).

# TIMING REQUIREMENTS<sup>(1)</sup>

Over full temperature range,  $AV_{DD} = 5 \text{ V}$ ,  $DRV_{DD} = 3.3 \text{ V}$ , sampling rate = 80 MSPS

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PARAMETER                                                                     | MIN                | ТҮР                                 | MAX | UNIT   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------|-------------------------------------|-----|--------|
| APERTURE TIME $t_A$ Aperture delay500 $t_J$ Clock slope independent aperture uncertainity (jitter)150 $k_J$ Clock slope dependent jitter factor50CLOCK INPUT $t_{CLK}$ Clock period $t_{CLK}$ Clock pulsewidth high6.25 $t_{CLKI}^{(2)}$ Clock pulsewidth low6.25CLOCK TO DATAREADY (DRY) $t_{DR}$ Clock rising 50% to DRY falling 50%2.83.9 $t_{C_DR_50\%}$ Clock rising 50% to DRY rising 50% with 50% duty cycle clock910.1 $t_r$ Data $V_{OL}$ to data $V_{OH}$ (rise time)21 $t_r$ Data $V_{OH}$ to data $V_{OL}$ (fall time)21LLatency3C |                                                                               |                    |                                     |     |        |
| t <sub>A</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Aperture delay                                                                |                    | 500                                 |     | ps     |
| tj                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock slope independent aperture uncertainity (jitter)                        |                    | 150                                 |     | fs     |
| kJ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock slope dependent jitter factor                                           |                    | 50                                  |     | μV     |
| CLOCK INF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TUY                                                                           | i                  |                                     |     |        |
| t <sub>CLK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Clock period                                                                  | 12.5               |                                     |     | ns     |
| t <sub>CLKH</sub> <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Clock pulsewidth high                                                         | 6.25               |                                     |     | ns     |
| t <sub>CLKL</sub> <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Clock pulsewidth low                                                          | 6.25               |                                     |     | ns     |
| CLOCK TO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DATAREADY (DRY)                                                               | i.                 |                                     |     |        |
| t <sub>DR</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Clock rising 50% to DRY falling 50%                                           | 2.8                | 3.9                                 | 4.7 | ns     |
| t <sub>C_DR</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Clock rising 50% to DRY rising 50%                                            |                    | t <sub>DR</sub> + t <sub>CLKH</sub> |     | ns     |
| t <sub>C_DR_50%</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clock rising 50% to DRY rising 50% with 50% duty cycle clock                  | 9                  | 10.1                                | 11  | ns     |
| CLOCK TO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DATA, OVR <sup>(4)</sup>                                                      | i.                 |                                     |     |        |
| t <sub>r</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Data V <sub>OL</sub> to data V <sub>OH</sub> (rise time)                      |                    | 2                                   |     | ns     |
| t <sub>f</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Data V <sub>OH</sub> to data V <sub>OL</sub> (fall time)                      |                    | 2                                   |     | ns     |
| L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Latency                                                                       |                    | 3                                   |     | Cycles |
| t <sub>su(C)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Valid DATA <sup>(3)</sup> to clock 50% with 50% duty cycle clock (setup time) | 4.8 <sup>(4)</sup> | 6.3                                 |     | ns     |
| t <sub>H(C)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Clock 50% to invalid DATA <sup>(3)</sup> (hold time)                          | 2.6                | 3.6                                 |     | ns     |
| DATAREAD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DY (DRY) to DATA, OVR <sup>(5)</sup>                                          |                    |                                     |     |        |
| t <sub>su(DR)_50%</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Valid DATA <sup>(3)</sup> to DRY 50% with 50% duty cycle clock (setup time)   | 3.3 <sup>(6)</sup> | 4                                   |     | ns     |
| t <sub>h(DR) 50%</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DRY 50% to invalid DATA <sup>(3)</sup> with 50% duty cycle clock (hold time)  | 5.4                | 5.9                                 |     | ns     |

(1) All values obtained from design and characterization.

See Figure 1 for more information. (2)

(3)

(4)

- (5)
- See  $V_{OH}$  and  $V_{OL}$  levels.  $t_{SU(C)} = t_{CLK}(min) + t_{SU(C)}(min)$ , where  $t_{CLK}(min) = 12.5$  ns and  $t_{SU(C)}(min) = 4.8$  ns for all sample rates equal to or below 80MSPS. Data is updated with clock rising edge or DRY falling edge.  $t_{SU(DR)50\%} = (t_{CLK} / 2) (t_{CLK}(min) / 2) + t_{SU(DR)}(min)$ , where  $t_{CLK}(min) = 12.5$  ns and  $t_{SU(DR)}(min) = 3.3$  ns for all sample rates equal to or below 80MSPS. (6)



Figure 1. Timing Diagram

Submit Documentation Feedback

#### TEXAS INSTRUMENTS www.ti.com

SLAS503-APRIL 2006

#### **PIN CONFIGURATION**



#### **PIN ASSIGNMENTS**

| TERMINAL          |                                                               | DESCRIPTION                                                                         |
|-------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------|
| NAME              | NO.                                                           | DESCRIPTION                                                                         |
| DRV <sub>DD</sub> | 1, 33, 43                                                     | 3.3 V power supply, digital output stage only                                       |
| GND               | 2, 4, 7, 10, 13, 15,<br>17, 19, 21, 23, 25,<br>27, 29, 34, 42 | Ground                                                                              |
| VREF              | 3                                                             | 2.4 V reference. Bypass to ground with a 0.1- $\mu$ F microwave chip capacitor.     |
| CLK               | 5                                                             | Clock input. Conversion initiated on rising edge.                                   |
| CLK               | 6                                                             | Complement of CLK, differential input                                               |
| AV <sub>DD</sub>  | 8, 9, 14, 16, 18, 22,<br>26, 28, 30                           | 5 V analog power supply                                                             |
| AIN               | 11                                                            | Analog input                                                                        |
| AIN               | 12                                                            | Complement of AIN, differential analog input                                        |
| C1                | 20                                                            | Internal voltage reference. Bypass to ground with a $0.1-\mu F$ chip capacitor.     |
| C2                | 24                                                            | Internal voltage reference. Bypass to ground with a $0.1$ - $\mu$ F chip capacitor. |
| DNC               | 31                                                            | Do not connect                                                                      |
| OVR               | 32                                                            | Overrange bit. A logic level high indicates the analog input exceeds full scale.    |
| DMID              | 35                                                            | Output data voltage midpoint. Approximately equal to (DV <sub>CC</sub> )/2          |
| D0 (LSB)          | 36                                                            | Digital output bit (least significant bit); two's complement                        |
| D1–D5, D6–D12     | 37–41, 44–50                                                  | Digital output bits in two's complement                                             |
| D13 (MSB)         | 51                                                            | Digital output bit (most significant bit); 2s complement                            |
| DRY               | 52                                                            | Data ready output                                                                   |



#### **DEFINITION OF SPECIFICATIONS**

#### **Analog Bandwidth**

The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low frequency value.

#### **Aperture Delay**

The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs.

#### Aperture Uncertainty (Jitter)

The sample-to-sample variation in aperture delay.

#### Clock Pulse Width/Duty Cycle

The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine wave clock results in a 50% duty cycle.

#### Maximum Conversion Rate

The maximum sampling rate at which certified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted.

#### **Minimum Conversion Rate**

The minimum sampling rate at which the ADC functions.

#### **Differential Nonlinearity (DNL)**

An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSB.

#### Integral Nonlinearity (INL)

The INL is the deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSB.

#### **Gain Error**

The gain error is the deviation of the ADC's actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range.

#### **Offset Error**

The offset error is the difference, given in number of LSBs, between the ADC's actual value average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into mV.

#### PSRR

The maximum change in offset voltage divided by the total change in supply voltage, in units of mV/V.

#### **Temperature Drift**

The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree celcius of the paramter from  $T_{MIN}$  or  $T_{MAX}$ . It is computed as the maximum variation of that parameter over the whole temperature range divided by  $T_{MAX} - T_{MIN}$ .

#### Signal-to-Noise Ratio (SNR)

SNR is the ratio of the power of the fundamental ( $P_S$ ) to the noise floor power ( $P_N$ ), excluding the power at dc and the first five harmonics.

$$SNR = 10 Log_{10} \frac{P_{S}}{P_{N}}$$
(1)

SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range.

#### Signal-to-Noise and Distortion (SINAD)

SINAD is the ratio of the power of the fundamental  $(P_S)$  to the power of all the other spectral components including noise  $(P_N)$  and distortion  $(P_D)$ , but excluding dc.

$$SINAD = 10Log_{10} \frac{P_s}{P_N + P_D}$$
(2)

SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range.

#### **Total Harmonic Distortion (THD)**

THD is the ratio of the fundamental power ( $P_S$ ) to the power of the first five harmonics ( $P_D$ ).

 $THD = 10Log_{10}\frac{P_{S}}{P_{D}}$ 

THD is typically given in units of dBc (dB to carrier).

#### **Power Up Time**

The difference in time from the point where the supplies are stable at  $\pm 5\%$  of the final value, to the time the ac test is past.

#### Spurious-Free Dynamic Range (SFDR)

The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier).

#### **Two-Tone Intermodulation Distortion**

IMD3 is the ratio of the power of the fundamental (at frequiencies  $f_1$ ,  $f_2$ ) to the power of the worst spectral component at either frequency  $2f_1 - f_2$  or  $2f_2 - f_1$ ). IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference or dBFS (dB to full scale) when it is referred to the full-scale range.



#### **TYPICAL CHARACTERISTICS**

Typical values are at  $T_A = 25^{\circ}$ C,  $AV_{DD} = 5$  V,  $DV_{DD} = 3.3$  V, differential input amplitude = -1 dBFS, sampling rate = 80 MSPS, 3.3 V<sub>PP</sub> sinusoidal clock, 50% duty cycle, 16k FFT points, unless otherwise noted



#### SPECTRAL PERFORMANCE



Figure 4.



#### TWO-TONE INTERMODULATION DISTORTION

#### 0 f<sub>S</sub> = 80 MSPS f<sub>IN</sub> = 30 MHz -20 SNR = 74.4 dBc SINAD = 74.3 dBc Amplitude – dBFS -40SFDR = 97.2 dBc THD = 95.5 dBc -60 -80 -100 -120 0 5 10 20 25 30 35 40 15 f - Frequency - MHz G002

SPECTRAL PERFORMANCE

Figure 3.





TWO-TONE INTERMODULATION DISTORTION





# TWO-TONE INTERMODULATION DISTORTION

## **TYPICAL CHARACTERISTICS (continued)**

Typical values are at  $T_A = 25^{\circ}$ C,  $AV_{DD} = 5$  V,  $DV_{DD} = 3.3$  V, differential input amplitude = -1 dBFS, sampling rate = 80 MSPS, 3.3  $V_{PP}$  sinusoidal clock, 50% duty cycle, 16k FFT points, unless otherwise noted

























# **TYPICAL CHARACTERISTICS (continued)**

Typical values are at  $T_A = 25^{\circ}$ C,  $AV_{DD} = 5$  V,  $DV_{DD} = 3.3$  V, differential input amplitude = -1 dBFS, sampling rate = 80 MSPS, 3.3  $V_{PP}$  sinusoidal clock, 50% duty cycle, 16k FFT points, unless otherwise noted





Figure 15.

AC PERFORMANCE vs CLOCK COMMON MODE



SPURIOUS-FREE DYNAMIC RANGE vs ANALOG SUPPLY VOLTAGE





SPURIOUS-FREE DYNAMIC RANGE vs DIGITAL SUPPLY DLTAGE VOLTAGE







AC PERFORMANCE vs CLOCK LEVEL



### **TYPICAL CHARACTERISTICS (continued)**

Typical values are at  $T_A = 25^{\circ}$ C,  $AV_{DD} = 5$  V,  $DV_{DD} = 3.3$  V, differential input amplitude = -1 dBFS, sampling rate = 80 MSPS, 3.3  $V_{PP}$  sinusoidal clock, 50% duty cycle, 16k FFT points, unless otherwise noted







#### **TYPICAL CHARACTERISTICS (continued)**

Typical values are at  $T_A = 25^{\circ}$ C,  $AV_{DD} = 5$  V,  $DV_{DD} = 3.3$  V, differential input amplitude = -1 dBFS, sampling rate = 80 MSPS, 3.3  $V_{PP}$  sinusoidal clock, 50% duty cycle, 16k FFT points, unless otherwise noted











#### **EQUIVALENT CIRCUITS**





Figure 27. Analog Input







Figure 31. Decoupling Pin

Figure 28. Digital Output





Figure 32. DMID Generation



#### **APPLICATION INFORMATION**

#### THEORY OF OPERATION

The ADS5433 is a 14 bit, 80 MSPS, monolithic pipeline analog to digital converter. Its bipolar analog core operates from a 5 V supply, while the output uses 3.3 V supply for compatibility with the CMOS family. The conversion process is initiated by the rising edge of the external input clock. At that instant, the differential input signal is captured by the input track and hold (T&H) and the input sample is sequentially converted by a series of small resolution stages, with the outputs combined in a digital correction logic block. Both the rising and the falling clock edges are used to propagate the sample through the pipeline every half clock cycle. This process results in a data latency of three clock cycles, after which the output data is available as a 14 bit parallel word, coded in binary two's complement format.

#### **INPUT CONFIGURATION**

The analog input for the ADS5433 (see Figure 27) consists of an analog differential buffer followed by a bipolar track-and-hold. The analog buffer isolates the source driving the input of the ADC from any internal switching. The input common mode is set internally through a 500  $\Omega$  resistor connected from 2.4 V to each of the inputs. This results in a differential input impedance of 1 k $\Omega$ .

For a full-scale differential input, each of the differential lines of the input signal (pins 11 and 12) swings symmetrically between  $2.4 \pm 0.55$  V and  $2.4 \pm 0.55$  V. This means that each input is driven with a signal of up to  $2.4 \pm 0.55$  V, so that each input has a

maximum signal swing of 1.1  $V_{PP}$  for a total differential input signal swing of 2.2  $V_{PP}$ . The maximum swing is determined by the internal reference voltage generator eliminating any external circuitry for this purpose.

The ADS5433 obtains optimum performance when the analog inputs are driven differentially. The circuit in Figure 33 shows one possible configuration using an RF transformer with termination either on the primary or on the secondary of the transformer. If voltage gain is required a step up transformer can be used. For higher gains that would require impractical higher turn ratios on the transformer, a single-ended amplifier driving the transformer can be used (see Figure 34). Another circuit optimized for performance would be the one on Figure 35, using the THS4304 or the OPA695. Texas Instruments has shown excellent performance on this configuration up to 10 dB gain with the THS4304 and at 14 dB gain with the OPA695. For the best performance, they need to be configured differentially after the transformer (as shown) or in inverting mode for the OPA695 (see SBAA113); otherwise, HD2 from the op amps limits the useful frequency.



Figure 33. Converting a Single-Ended Input to a Differential Signal Using RF Transformers



Figure 34. Using the OPA695 With the ADS5433



Figure 35. Using the THS4304 With the ADS5433

Besides these, Texas Instruments offers a wide selection of single-ended operational amplifiers (including the THS3201, THS3202, and OPA847) that can be selected depending on the application. An RF gain block amplifier, such as Texas Instrument's THS9001, can also be used with an RF transformer for high input frequency applications. For applications requiring dc-coupling with the signal source, instead of using a topology with three single ended amplifiers, a differential input/differential output amplifier like the THS4509 (see Figure 36) can be used, which minimizes board space and reduce number of components.

Figure 38 shows their combined SNR and SFDR performance versus frequency with -1 dBFS input signal level and sampling at 80 MSPS.

On this configuration, the THS4509 amplifier circuit provides 10 dB of gain, converts the single-ended input to differential, and sets the proper input common-mode voltage to the ADS5433.

The 225  $\Omega$  resistors and 2.7 pF capacitor between the THS4509 outputs and ADS5433 inputs (along with the input capacitance of the ADC) limit the bandwidth of the signal to about 100 MHz (-3 dB).

For this test, an Agilent signal generator is used for the signal source. The generator is an ac-coupled 50  $\Omega$  source. A band-pass filter is inserted in series with the input to reduce harmonics and noise from the signal source.

Input termination is accomplished via the 69.8  $\Omega$  resistor and 0.22 mF capacitor to ground in conjunction with the input impedance of the amplifier circuit. A 0.22  $\mu$ F capacitor and 49.9  $\Omega$  resistor is inserted to ground across the 69.8 W resistor and 0.22  $\mu$ F capacitor on the alternate input to balance the circuit.

Gain is a function of the source impedance, termination, and 348  $\Omega$  feedback resistor. See the THS4509 data sheet for further component values to set proper 50  $\Omega$  termination for other common gains.

Since the ADS5433 recommended input common-mode voltage is +2.4 V, the THS4509 is operated from a single power supply input with  $V_{S+} =$  +5 V and  $V_{S-} = 0$  V (ground). This maintains maximum headroom on the internal transistors of the THS4509.



Figure 36. Using the THS4509 With the ADS5433







Figure 38. Single-Ended Clock

#### **CLOCK INPUTS**

The ADS5433 clock input can be driven with either a differential clock signal or a single-ended clock input, with little or no difference in performance between both configurations. In low input frequency applications, where jitter may not be a big concern, the use of single ended clock (see Figure 38) could save some cost and board space without any trade-off in performance. When driven on this configuration, it is best to connect CLKM (pin 11) to ground with a 0.01  $\mu$ F capacitor, while CLKP is ac-coupled with a 0.01  $\mu$ F capacitor to the clock source, as shown in Figure 35.



**Figure 39. Differential Clock** 

Nevertheless, for jitter sensitive applications, the use of a differential clock will have some advantages (as with any other ADCs) at the system level. The first advantage is that it allows for common-mode noise rejection at the PCB level. A further analysis (see *Clocking High Speed Data Converters*, SLYT075) reveals one more advantage. The following formula describes the different contributions to clock jitter:

 $(Jittertotal)^2 = (EXT_jitter)^2 + (ADC_jitter)^2 = (EXT_jitter)^2 + (ADC_int)^2 + (K/clock_slope)^2$ 

The first term would represent the external jitter, coming from the clock source, plus noise added by the system on the clock distribution, up to the ADC. The second term is the ADC contribution, which can be divided in two portions. The first does not depend directly on any external factor. That is the best we can get out of our ADC. The second contribution is a term inversely proportional to the clock slope. The faster the slope, the smaller this term will be. As an example, we could compute the ADC jitter contribution from a sinusoidal input clock of 3 V<sub>PP</sub> amplitude and Fs = 80 MSPS:

ADC\_jitter = sqrt ( $(150fs)^2$ + (5 × 10<sup>-5</sup>/(1.5 × 2 × PI × 80 × 10<sup>6</sup>))<sup>2</sup>) = 164fs

The use of differential clock allows for the use of bigger clock amplitudes without exceeding the absolute maximum ratings. This, on the case of sinusoidal clock, results on higher slew rates which minimizes the impact of the jitter factor inversely proportional to the clock slope.

Figure 39 shows this approach. The back-to-back Schottky can be added to limit the clock amplitude in cases where this would exceed the absolute maximum ratings, even when using a differential clock. Figure 12 and Figure 13 show the performance versus input clock amplitude for a sinusoidal clock.



Figure 40. Differential Clock Using PECL Logic

Another possibility is the use of a logic based clock, as PECL. In this case, the slew rate of the edges will most likely be much higher than the one obtained for

the same clock amplitude based on a sinusoidal clock. This solution would minimize the effect of the slope dependent ADC jitter. Nevertheless, observe that for the ADS5433, this term is small and has been optimized. Using logic gates to square a sinusoidal clock may not produce the best results as logic gates may not have been optimized to act as comparators, adding too much jitter while squaring the inputs.

The common-mode voltage of the clock inputs is set internally to 2.4 V using internal 1 k $\Omega$  resistors. It is recommended using an ac coupling, but if for any reason, this scheme is not possible, due to, for instance, asynchronous clocking, the ADS5433 presents a good tolerance to clock common-mode variation (see Figure 14).

Additionally, the internal ADC core uses both edges of the clock for the conversion process. This means that, ideally, a 50% duty cycle should be provided. Figure 11 shows the performance variation of the ADC versus clock duty cycle.

#### **DIGITAL OUTPUTS**

The ADC provides 14 data outputs (D13 to D0, with D13 being the MSB and D0 the LSB), a data-ready signal (DRY, pin 52), and an out-of-range indicator (OVR, pin 32) that equals 1 when the output reaches the full-scale limits.

Although the output circuitry of the ADS5433 has been designed to minimize the noise produced by the transients of the data switching, care must be taken when designing the circuitry reading the ADS5433 outputs. Output load capacitance should be minimized by minimizing the load on the output traces, reducing their length and the number of gates connected to them, and by the use of a series resistor with each pin. Typical numbers on the data sheet tables and graphs are obtained with 100  $\Omega$  series resistor on each digital output pin, followed by a 74AVC16244 digital buffer as the one used in the evaluation board.

#### POWER SUPPLIES

The use of low noise power supplies with adequate decoupling is recommended, being the linear supplies the first choice vs switched ones, which tend to generate more noise components that can be coupled to the ADS5433.

The ADS5433 uses two power supplies. For the analog portion of the design, a 5 V  $AV_{DD}$  is used, while for the digital outputs supply (DRV<sub>DD</sub>), we recommend the use of 3.3 V. All the ground pins are marked as GND, although AGND pins and DRGND pins are not tied together inside the package. Customers willing to experiment with different grounding schemes should know that AGND pins are 4, 7, 10, 13, 15, 17, 19, 21, 23, 25, 27, and 29, while DRGND pins are 2, 34, and 42. Nevertheless, we recommend that both grounds are tied together externally, using a common ground plane. That is the case on the production test boards and modules provided to customer for evaluation. In order to obtain the best performance, the user should layout the board to assure that the digital return currents do not flow under the analog portion of the board. This can be achieved without the need to split the board and just with careful component placing and increasing the number of vias and ground planes.

Finally, notice that the metallic heat sink under the package is also connected to analog ground.

## LAYOUT INFORMATION

The evaluation board represents a good guideline of how to layout the board to obtain the maximum performance out of the ADS5433. General design rules as the use of multilayer boards, single ground plane for both, analog and digital ADC ground connections and local decoupling ceramic chip capacitors should be applied. The input traces should be isolated from any external source of interference or noise, including the digital outputs as well as the clock traces. The clock should also be isolated from other signals, especially on applications where low jitter is required, as high IF sampling.

Besides performance oriented rules, special care has to be taken when considering the heat dissipation out of the device. The thermal heat sink (octagonal, with 2,5 mm on each side) should be soldered to the board, and provision for more than 16 ground vias should be made. The thermal package information describes the  $T_{JA}$  values obtained on the different configurations.

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| ADS5433IPJY      | ACTIVE                | QFP             | PJY                | 52   | 160            | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-260C-168 HR          |
| ADS5433IPJYG3    | ACTIVE                | QFP             | PJY                | 52   | 160            | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-260C-168 HR          |
| ADS5433IPJYR     | ACTIVE                | QFP             | PJY                | 52   | 1000           | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-260C-168 HR          |
| ADS5433IPJYRG3   | ACTIVE                | QFP             | PJY                | 52   | 1000           | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All o | dimensions | are | nominal |
|--------|------------|-----|---------|
|--------|------------|-----|---------|

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| ADS5433IPJYR | QFP             | PJY                | 52 | 1000 | 330.0                    | 24.4                     | 12.35   | 12.35   | 2.2     | 16.0       | 24.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

18-Sep-2008



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS5433IPJYR | QFP          | PJY             | 52   | 1000 | 333.2       | 345.9      | 31.8        |

PJY (S-PQFP-G52)

# PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com.





# THERMAL PAD MECHANICAL DATA

PJY (S-PQFP-G52)

#### THERMAL INFORMATION

This PowerQuad  $4^{M}$  package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerQuad 4 package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated