# 

# 350MHZ, LOW JITTER, CRYSTAL OSCILLATOR-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

# **GENERAL DESCRIPTION**



The ICS8431-21 is a general purpose clock frequency synthesizer for IA64/32 application and a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from IDT. The VCO operates at a frequency range of 250MHz to 700MHz

providing an output frequency range of 62.5MHz to 350MHz. The output frequency can be programmed using the parallel interface, M0 through M8 to the configuration logic, and the output divider control pin, DIV\_SEL. Spread spectrum clocking is programmed via the control inputs SSC\_CTL0 and SSC\_CTL1.

Programmable features of the ICS8431-21 support four operational modes. The four modes are spread spectrum clocking (SSC), non-spread spectrum clock and two test modes which are controlled by the SSC\_CTL[1:0] pins. Unlike other synthesizers, the ICS8431-21 can immediately change spreadspectrum operation without having to reset the device.

In SSC mode, the output clock is modulated in order to achieve a reduction in EMI. In one of the PLL bypass test modes, the PLL is disconnected as the source to the differential output allowing an external source to be connected to the TEST\_I/O pin. This is useful for in-circuit testing and allows the differential output to be driven at a lower frequency throughout the system clock tree. In the other PLL bypass mode, the oscillator divider is used as the source to both the M and the Fout divide by 2. This is useful for characterizing the oscillator and internal dividers.

# BLOCK DIAGRAM



# **F**EATURES

- Fully integrated PLL
- Differential 3.3V LVPECL output
- · Crystal oscillator interface
- Output frequency range: 62.5MHz to 350MHz
- Crystal input frequency range: 14MHz to 25MHz
- VCO range: 250MHz to 700MHz
- Programmable PLL loop divider for generating a variety of output frequencies
- Spread Spectrum Clocking (SSC) fixed at 1/2% modulation for environments requiring ultra low EMI

ICS8431-21

- PLL bypass modes supporting in-circuit testing and on-chip functional block characterization
- Cycle-to-cycle jitter: 30ps (maximum)
- 3.3V supply voltage
- 0°C to 85°C ambient operating temperature
- Replaces ICS8431-01 and ICS8431-11
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages



# **FUNCTIONAL DESCRIPTION**

The ICS8431-21 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. The output of the oscillator is divided by 16 prior to the phase detector. With a 16MHz crystal this provides a 1MHz reference frequency. The VCO of the PLL operates over a range of 250MHz to 700MHz. The output of the M divider is also applied to the phase detector.

The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. Note that for some values of M (either too high or too low), the PLL will not achieve lock. The output of the VCO is scaled by a divider prior to being sent to the LVPECL output buffer. The divider provides a 50% output duty cycle.

The programmable features of the ICS8431-21 support four output operational modes and a programmable M divider and output divider. The four output operational modes are spread spectrum clocking (SSC), non-spread spectrum clock and two test modes and are controlled by the SSC\_CTL[1:0] pins. The PLL loop divider or M divider is programmed by using in-

puts M0 through M8. While the nP\_LOAD input is held LOW, the data present at M0:M8 is transparent to the M divider. On the LOW-to-HIGH transition of nP\_LOAD, the M0:M8 data is latched into the M divider and any further changes at the M0:M8 inputs will not be seen by the M divider until the next LOW transition on nP\_LOAD.

The relationship between the VCO frequency, the crystal frequency and the M divider is defined as follows:

$$fVCO = \frac{fxtal}{16} \times M$$

The M value and the required values of M0:M8 for programming the VCO are shown in *Table 3B*, Programmable VCO Frequency Function Table. The frequency out is defined as follows:

$$FOUT = \frac{fVCO}{N} = \frac{fxtal x M}{16 x N}$$

For the ICS8431-21, the output divider may be set to either  $\div 2$  or  $\div 4$  by the DIV\_SEL pin. For an input of 16 MHz, valid M values for which the PLL will achieve lock are defined as:  $250 \le M \le 511$ .

#### TABLE 1. PIN DESCRIPTIONS

| Number                 | Name                  | Ту                | /pe      | Description                                                                                                                                                                                                                                                                                                            |
|------------------------|-----------------------|-------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 4,<br>5, 6, 7 | M0-M6                 | Input             | Pulldown | M divider inputs. Data latched on LOW-to-HIGH transition                                                                                                                                                                                                                                                               |
| 8, 9                   | M7-M8                 | Input             | Pullup   | of nP_LOAD input. LVCMOS / LVTTL pins interface levels.                                                                                                                                                                                                                                                                |
| 10, 11                 | SSC CTL0,<br>SSC CTL1 | Input             | Pullup   | SCC control pins. LVTTL / LVCMOS interface levels.                                                                                                                                                                                                                                                                     |
| 12, 15, 21             | V <sub>EE</sub>       | Power             |          | Negative supply pins. Connect all $V_{EE}$ pins to board ground.                                                                                                                                                                                                                                                       |
| 13                     | TEST I/O              | Input /<br>Output |          | Programmed as defined in Table 3A Function Table.                                                                                                                                                                                                                                                                      |
| 14, 27                 | V <sub>cc</sub>       | Power             |          | Core supply pin.                                                                                                                                                                                                                                                                                                       |
| 16, 17                 | nFOUT, FOUT           | Output            |          | Differential outputs for the synthesizer. 3.3V LVPECL interface levels.                                                                                                                                                                                                                                                |
| 18                     | V <sub>cco</sub>      | Power             |          | Output supply pin.                                                                                                                                                                                                                                                                                                     |
| 19                     | DIV_SEL               | Input             | Pulldown | Determines the output divide value for FOUT.<br>LVCMOS / LVTTL interface levels.                                                                                                                                                                                                                                       |
| 20                     | MR                    | Input             | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true output FOUT to go low and the inverted output nFOUT to go high. When logic LOW, the internal dividers and the outputs are enabled. Assertion of MR does not effect loaded M and T values. LVCMOS / LVTTL interface levels. |
| 22                     | V <sub>CCA</sub>      | Power             |          | Analog supply pin.                                                                                                                                                                                                                                                                                                     |
| 23, 24                 | nc                    | Unused            |          | No connect.                                                                                                                                                                                                                                                                                                            |
| 25, 26                 | XTAL_OUT,<br>XTAL_IN  | Input             |          | Crystal oscillator interface. XTAL_IN is the input.<br>XTAL_OUT is the output.                                                                                                                                                                                                                                         |
| 28                     | nP_LOAD               | Input             | Pulldown | Parallel load input. Determines when data present at M8:M0 is loaded into M divider. LVTTL / LVCMOS interface levels.                                                                                                                                                                                                  |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C                     | Input Pin Capacitance   |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

| Inp      | outs     | TECT VO            |          |                        | Outputs                |                   |                                                            |
|----------|----------|--------------------|----------|------------------------|------------------------|-------------------|------------------------------------------------------------|
| SSC_CTL1 | SSC_CTL0 | TEST_I/O<br>Source | SSC      | FOUT,                  | nFOUT                  | TEST_I/O          | Operational Modes                                          |
|          | 55C_C1L0 | Course             |          | DIV_SEL0               | DIV_SEL1               | 1631_1/0          |                                                            |
| 0        | 0        | Internal           | Disabled | fXTAL ÷ 32             | fXTAL ÷ 64             | fXTAL ÷ 16<br>÷ M | PLL bypass; oscillator, M and N dividers test mode. NOTE 1 |
| 0        | 1        | PLL                | Enabled  | <u>fXTAL x M</u><br>32 | <u>fXTAL x M</u><br>64 | Hi-Z              | Default SSC;<br>Modulation Factor = ½ Percent              |
| 1        | 0        | External           | Disabled | Test Clk               | Test Clk               | Input             | PLL Bypass Mode, NOTE 1;<br>(1MHz≤ Test Clk ≤ 200MHz)      |
| 1        | 1        | PLL                | Disabled | <u>fXTAL x M</u><br>32 | <u>fXTAL x M</u><br>64 | Hi-Z              | No SSC Modulation                                          |

## TABLE 3A. SSC CONTROL INPUT FUNCTION TABLE

NOTE 1: Used for in house debug and characterization.

TABLE 3B. PROGRAMMABLE VCO FREQUENCY FUNCTION TABLE (NOTE 1)

| VCO Frequency | Moount  | 256 | 128 | 64 | 32 | 16 | 8  | 4  | 2  | 1  |
|---------------|---------|-----|-----|----|----|----|----|----|----|----|
| (MHz)         | M Count | M8  | M7  | M6 | M5 | M4 | M3 | M2 | M1 | MO |
| 250           | 250     | 0   | 1   | 1  | 1  | 1  | 1  | 0  | 1  | 0  |
| 251           | 251     | 0   | 1   | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| 252           | 252     | 0   | 1   | 1  | 1  | 1  | 1  | 1  | 0  | 0  |
| 253           | 253     | 0   | 1   | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| •             | •       | •   | •   | •  | •  | •  | •  | •  | •  | •  |
| •             | •       | •   | •   | •  | •  | •  | •  | •  | •  | •  |
| 508           | 508     | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 0  | 0  |
| 509           | 509     | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| 510           | 510     | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| 511           | 511     | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

NOTE 1: Assumes a 16MHz crystal.

#### TABLE 3C. FUNCTION TABLE

| Inputs  | N Divider Value | Output Freq | uency (MHz) |
|---------|-----------------|-------------|-------------|
| DIV_SEL |                 | Minimum     | Maximum     |
| 0       | 2               | 125         | 350         |
| 1       | 4               | 62.5        | 175         |

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, $V_{cc}$                                       | 4.6V                     |
|----------------------------------------------------------------|--------------------------|
| Inputs, V <sub>I</sub>                                         | -0.5V to $V_{cc}$ + 0.5V |
| Outputs, I <sub>o</sub><br>Continuous Current<br>Surge Current | 50mA<br>100mA            |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{JA}}$       | 46.2°C/W (0 lfpm)        |
| Storage Temperature, T <sub>STG</sub>                          | -65°C to 150°C           |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

# Table 4A. Power Supply DC Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>cco</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I                | Power Supply Current  |                 |         |         | 155     | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         |         | 16      | mA    |

TABLE 4B. LVCMOS / LVTTL DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , TA = 0°C to 85°C

| Symbol          | Par                | rameter                                                            | Test Conditions                            | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|--------------------------------------------------------------------|--------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | M0:M8, SSC_CTL0,<br>SSC_CTL1, MR,<br>DIV_SEL, TEST_I/O,<br>nP_LOAD |                                            | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  | M0:M8, SSC_CTL0,<br>SSC_CTL1, MR,<br>DIV_SEL, TEST_I/O,<br>nP_LOAD |                                            | -0.3    |         | 0.8                   | V     |
| 1               | Input High Current | M7, M8, SSC_CTL0,<br>SSC_CTL1, TEST_IO                             | $V_{\rm CC} = V_{\rm IN} = 3.465 V$        |         |         | 5                     | μA    |
| I <sub>IH</sub> |                    | M0:M6, DIV_SEL<br>nP_LOAD, MR                                      | $V_{\rm CC} = V_{\rm IN} = 3.465 V$        |         |         | 150                   | μA    |
|                 | Input Low Current  | M7, M8, SSC_CTL0,<br>SSC_CTL1, TEST_IO                             | $V_{\rm CC} = 3.465$ V, $V_{\rm IN} = 0$ V | -150    |         |                       | μA    |
| I <sub>IL</sub> |                    | M0:M6, DIV_SEL<br>nP_LOAD, MR                                      | $V_{\rm CC} = 3.465 V, V_{\rm IN} = 0 V$   | -5      |         |                       | μA    |

#### TABLE 4C. LVPECL DC CHARACTERISTICS, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , TA = 0°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Output terminated with 50 $\Omega$  to V<sub>cco</sub> - 2V. See Parameter Measurement Section, 3.3V Output Load Test Circuit.

5

#### TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------------------------|-----------------|---------|---------|---------|-------|
| Mode of Oscillation                |                 | F       | undamen | tal     |       |
| Frequency                          |                 | 14      | 16      | 25      | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |         | 40      | Ω     |
| Shunt Capacitance                  |                 | 3       |         | 7       | pF    |

Table 6. AC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , TA = 0°C to 85°C

| Symbol                         | Parameter                        | Test Conditions           | Minimum | Typical | Maximum | Units |
|--------------------------------|----------------------------------|---------------------------|---------|---------|---------|-------|
| F <sub>out</sub>               | Output Frequency                 |                           | 62.5    |         | 350     | MHz   |
| <i>t</i> jit(cc)               | Cycle-to-Cycle Jitter; NOTE 1, 5 | F <sub>out</sub> ≥ 100MHz |         | 19      | 30      | ps    |
| odc                            | Output Duty Cycle                |                           | 48      | 50      | 52      | %     |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time            | 20% to 80%                | 200     |         | 700     | ps    |
| F <sub>xtal</sub>              | Crystal Input Range; NOTE 2, 3   |                           | 14      | 16      | 25      | MHz   |
| F <sub>M</sub>                 | SSC Modulation Frequency; NOTE 4 | F <sub>out</sub> = 200MHz | 29      |         | 33.33   | KHz   |
| F <sub>MF</sub>                | SSC Modulation Factor; NOTE 4    | F <sub>оит</sub> = 200MHz |         | 0.4     | 0.6     | %     |
| SSC <sub>red</sub>             | Spectral Reduction; NOTE 4       | F <sub>out</sub> = 200MHz | 7       | 10      |         | dB    |
| t <sub>STABLE</sub>            | Power-up to Stable Clock Output  |                           |         |         | 10      | ms    |

See Figures in the Parameter Measurement Information section.

NOTE 1: Jitter performance using XTAL inputs.

NOTE 2: Only valid within the VCO operating range.

NOTE 3: For XTAL input, refer to Application Note.

NOTE 4: Spread Spectrum clocking enabled.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

# **PARAMETER MEASUREMENT INFORMATION**



7

# **APPLICATION** INFORMATION

# Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8431-21 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{cc}$ ,  $V_{ccA}$ , and  $V_{cco}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, better power supply isolation is required. *Figure 1* illustrates how a 10 $\Omega$  along with a 10 $\mu$ F and a .01 $\mu$ F bypass capacitor should be connected to each  $V_{cCA}$  pin.

#### SPREAD SPECTRUM

Spread-spectrum clocking is a frequency modulation technique for EMI reduction. When spread-spectrum is enabled, a 30kHz triangle waveform is used with 0.5% down-spread (+0.0% / - 0.5%) from the nominal 200MHz clock frequency. An example of a triangle frequency modulation profile is shown in *Figure 2A* below. The ramp profile can be expressed as:

- Fnom = Nominal Clock Frequency in Spread OFF mode (200MHz with 16MHz IN)
- Fm = Nominal Modulation Frequency (30kHz)
- $\delta$  = Modulation Factor (0.5% down spread)

$$(1 - \delta)$$
 fnom + 2 fm x  $\delta$  x fnom x t when 0 < t <  $\frac{1}{2 \text{ fm}}$ 

$$(1 - \delta)$$
 from - 2 fm x  $\delta$  x from x t when  $\frac{1}{2 \text{ fm}} < t < \frac{1}{1 \text{ fm}}$ 









The ICS8431-21 triangle modulation frequency deviation will not exceed 0.6% down-spread from the nominal clock frequency (+0.0% / -0.5%). An example of the amount of down spread relative to the nominal clock frequency can be seen in the frequency domain, as shown in *Figure 2B*. The ratio of this width to the fundamental frequency is typically 0.4%, and will not exceed 0.6%. The resulting spectral reduction will be greater than 7dB, as shown in *Figure 2B*. It is important to note the ICS8431-21 7dB minimum spectral reduction is the component-specific EMI reduction, and will not necessarily be the same as the system EMI reduction.



FIGURE 2B. 200MHz CLOCK OUTPUT IN FREQUENCY DOMAIN (A) SPREAD-SPECTRUM OFF (B) SPREAD-SPECTRUM ON

### **CRYSTAL INPUT INTERFACE**

The ICS8431-21 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 3* below were determined using a 25MHz, 18pF parallel

resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



FIGURE 3. CRYSTAL INPUT INTERFACE

# LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 4*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 4. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE

## **RECOMMENDATIONS FOR UNUSED INPUT PINS**

#### **INPUTS:**

#### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## **TERMINATION FOR LVPECL OUTPUTS**

The clock layout topology shown below is typical for IA64/32 platforms. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



FIGURE 5A. LVPECL OUTPUT TERMINATION

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 5B. LVPECL OUTPUT TERMINATION

## LAYOUT GUIDELINE

The schematic of the ICS8431-21 layout example used in this layout guideline is shown in *Figure 6A*. The ICS8431-21 recommended PCB board layout for this example is shown in

*Figure 6B.* This layout example is used as a general guideline. The layout in the actual system will depend on the selected component types and the density of the P.C. board.



FIGURE 6A. SCHEMATIC EXAMPLE

The following component footprints are used in this layout example:

All the resistors and capacitors are size 0603.

#### POWER AND GROUNDING

Place the decoupling capacitors C1, C2 and C6, as close as possible to the power pins. If space allows, placment of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin generated by the via.

Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R5, C3, and C4 should be placed as close to the  $V_{coa}$  pin as possible.

# **CLOCK TRACES AND TERMINATION**

Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces.

- The 50Ω output trace pair should have same length.
- Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines.
- Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity.
- To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace.
- Make sure no other signal traces are routed between the clock trace pair.
- The matching termination resistors should be located as close to the receiver input pins as possible.

The matching termination resistors R1, R2, R3 and R4 should be located as close to the receiver input pins as possible. Other termination scheme can also be used but is not shown in the example.

# CRYSTAL

The crystal X1 should be located as close as possible to the pins 25 (XTAL\_OUT) and 26 (XTAL\_IN). The trace length between the X1 and U1 should be kept to a minimum to avoid unwanted parasitic inductance and capacitance. Other signal traces should not be routed near the crystal traces.



FIGURE 6B. PCB BOARD LAYOUT FOR ICS8431-21

# **POWER CONSIDERATIONS**

This section provides information on power dissipation and junction temperature for the ICS8431-21. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8431-21 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 155mA = 537.1mW
- Power (outputs)<sub>MAY</sub> = 30mW/Loaded Output pair

Total Power (3.465V, with all outputs switching) = 537.1mW + 30mW = 567.1mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_{A}$ 

Tj = Junction Temperature

 $\theta_{IA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_{A} =$  Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{A}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 39.7°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of  $85^{\circ}$ C with all outputs switching is:  $85^{\circ}$ C + 0.567W \*  $39.7^{\circ}$ C/W = 107.5°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### Table 7. Thermal Resistance $\theta_{JA}$ for 28-pin SOIC, Forced Convection

| θ <sub>JA</sub> by Velocity (L               | mear reet per | winute)  |          |
|----------------------------------------------|---------------|----------|----------|
|                                              | 0             | 200      | 500      |
| Single-Layer PCB, JEDEC Standard Test Boards | 76.2°C/W      | 60.8°C/W | 53.2°C/W |
| Multi-Laver PCB, JEDEC Standard Test Boards  | 46.2°C/W      | 39.7°C/W | 36.8°C/W |

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 6.



FIGURE 6. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V  $_{cco}$  - 2V.

• For logic high,  $V_{out} = V_{OH_{MAX}} = V_{CCO_{MAX}} - 0.9V$ (V - V ) = 0.9V

$$\left( v_{\text{CCO}_{\text{MAX}}} - v_{\text{OH}_{\text{MAX}}} \right) = 0.5 V$$

• For logic low,  $V_{out} = V_{ol_Max} = V_{cco_Max} - 1.7V$ 

$$(V_{CCO_MAX} - V_{OL_MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

 $\begin{aligned} \mathsf{Pd}_{-}\mathsf{H} &= [(\mathsf{V}_{_{\mathsf{OH}\_MAX}} - (\mathsf{V}_{_{\mathsf{CCO}\_MAX}} - 2\mathsf{V}))/\mathsf{R}_{\_}] * (\mathsf{V}_{_{\mathsf{CCO}\_MAX}} - \mathsf{V}_{_{\mathsf{OH}\_MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{_{\mathsf{CCO}\_MAX}} - \mathsf{V}_{_{\mathsf{OH}\_MAX}}))/\mathsf{R}_{\_}] * (\mathsf{V}_{_{\mathsf{CCO}\_MAX}} - \mathsf{V}_{_{\mathsf{OH}\_MAX}}) = [(2\mathsf{V} - 0.9\mathsf{V})/50\Omega] * 0.9\mathsf{V} = \mathbf{19.8}\mathsf{mW}\end{aligned}$ 

 $Pd_{L} = [(V_{ol_{MAX}} - (V_{cco_{MAX}} - 2V))/R_{L}] * (V_{cco_{MAX}} - V_{ol_{MAX}}) = [(2V - (V_{cco_{MAX}} - V_{ol_{MAX}}))/R_{L}] * (V_{cco_{MAX}} - V_{ol_{MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

# **R**ELIABILITY INFORMATION

# TABLE 8. $\boldsymbol{\theta}_{_{\boldsymbol{J}\!\boldsymbol{A}}} \text{vs.}$ Air Flow Table for 28 Lead SOIC

| θ. | by | Velocity | (Linear | Feet | per | Minute) |
|----|----|----------|---------|------|-----|---------|
|----|----|----------|---------|------|-----|---------|

|                                              | 0        | 200      | 500      |  |
|----------------------------------------------|----------|----------|----------|--|
| Single-Layer PCB, JEDEC Standard Test Boards | 76.2°C/W | 60.8°C/W | 53.2°C/W |  |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 46.2°C/W | 39.7°C/W | 36.8°C/W |  |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

# **TRANSISTOR COUNT**

The transistor count for ICS8431-21 is: 4790

## PACKAGE OUTLINE - M SUFFIX FOR 28 LEAD SOIC



| TABLE | 9. | PACKAGE | DIMENSIONS |
|-------|----|---------|------------|
|-------|----|---------|------------|

| SYMBOL | Millimeters |         |  |  |
|--------|-------------|---------|--|--|
| STNBOL | MINIMUM     | MAXIMUM |  |  |
| N      | 28          |         |  |  |
| A      |             | 2.65    |  |  |
| A1     | 0.10        |         |  |  |
| A2     | 2.05        | 2.55    |  |  |
| В      | 0.33        | 0.51    |  |  |
| С      | 0.18        | 0.32    |  |  |
| D      | 17.70       | 18.40   |  |  |
| E      | 7.40        | 7.60    |  |  |
| е      | 1.27 [      | BASIC   |  |  |
| н      | 10.00       | 10.65   |  |  |
| h      | 0.25        | 0.75    |  |  |
| L      | 0.40        | 1.27    |  |  |
| α      | 0°          | 8°      |  |  |

Reference Document: JEDEC Publication 95, MS-013, MO-119

# TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking        | Package                  | Shipping Packaging | Temperature |
|-------------------|----------------|--------------------------|--------------------|-------------|
| ICS8431AM-21      | ICS8431AM-21   | 28 Lead SOIC             | Tube               | 0°C to 85°C |
| ICS8431AM-21T     | ICS8431AM-21   | 28 Lead SOIC             | 1000 Tape & Reel   | 0°C to 85°C |
| ICS8431AM-21LF    | ICS8431AM-21LF | 28 Lead "Lead-Free" SOIC | Tube               | 0°C to 85°C |
| ICS8431AM-21LFT   | ICS8431AM-21LF | 28 Lead "Lead-Free" SOIC | 1000 Tape & Reel   | 0°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

| REVISION HISTORY SHEET |       |               |                                                                                                                                                                                         |         |
|------------------------|-------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Rev                    | Table | Page          | Description of Change                                                                                                                                                                   | Date    |
| А                      | T10   | 1<br>16       | Features Section - added replacement bullet and Lead-Free bullet<br>Ordering Information Table - added Lead-Free part number.                                                           | 4/27/05 |
| A                      | T10   | 9<br>10<br>18 | Added LVCMOS to XTAL Interface section.<br>Recommendations for Unused Input Pins section.<br>Ordering Information Table - added LF marking.<br>Updated format throughout the datasheet. | 5/30/07 |
|                        |       |               |                                                                                                                                                                                         |         |

# Innovate with IDT and accelerate your future networks. Contact:



#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

## Europe

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851



© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA