

# M34C02-R

# 2 Kbit serial I<sup>2</sup>C bus EEPROM for DIMM serial presence detect

### Features

- Software data protection for lower 128 bytes
- Two-wire I<sup>2</sup>C serial interface
- 400 kHz transfer rates
- Single supply voltage:
   1.8 V to 5.5 V
- Byte and Page Write (up to 16 bytes)
- Random and Sequential Read modes
- Self-timed programming cycle
- Automatic address incrementing
- Enhanced ESD/latch-up protection
- More than 1 million Write cycles
- More than 40 year data retention
- Packages
  - ECOPACK® (RoHS compliant)



# Contents

| 1 | Descr              | iption                                           |  |  |  |  |  |  |  |
|---|--------------------|--------------------------------------------------|--|--|--|--|--|--|--|
| 2 | Signal description |                                                  |  |  |  |  |  |  |  |
|   | 2.1                | Serial Clock (SCL)                               |  |  |  |  |  |  |  |
|   | 2.2                | Serial Data (SDA)                                |  |  |  |  |  |  |  |
|   | 2.3                | Chip Enable (E0, E1, E2)                         |  |  |  |  |  |  |  |
|   | 2.4                | Write Control (WC)                               |  |  |  |  |  |  |  |
|   | 2.5                | V <sub>SS</sub> ground                           |  |  |  |  |  |  |  |
|   | 2.6                | Supply voltage (V <sub>CC</sub> )                |  |  |  |  |  |  |  |
|   |                    | 2.6.1 Operating supply voltage V <sub>CC</sub>   |  |  |  |  |  |  |  |
|   |                    | 2.6.2 Internal device reset                      |  |  |  |  |  |  |  |
|   |                    | 2.6.3 Power-down                                 |  |  |  |  |  |  |  |
| 3 | Device operation   |                                                  |  |  |  |  |  |  |  |
|   | 3.1                | Start condition                                  |  |  |  |  |  |  |  |
|   | 3.2                | Stop condition                                   |  |  |  |  |  |  |  |
|   | 3.3                | Acknowledge Bit (ACK) 11                         |  |  |  |  |  |  |  |
|   | 3.4                | Data Input                                       |  |  |  |  |  |  |  |
|   | 3.5                | Memory Addressing                                |  |  |  |  |  |  |  |
|   | 3.6                | Setting the Software Write-Protection            |  |  |  |  |  |  |  |
|   | 3.7                | Write Operations                                 |  |  |  |  |  |  |  |
|   |                    | 3.7.1 Byte Write                                 |  |  |  |  |  |  |  |
|   |                    | 3.7.2 Page Write                                 |  |  |  |  |  |  |  |
|   |                    | 3.7.3 Minimizing system delays by polling on ACK |  |  |  |  |  |  |  |
|   | 3.8                | Read operations                                  |  |  |  |  |  |  |  |
|   |                    | 3.8.1         Random Address Read         17     |  |  |  |  |  |  |  |
|   |                    | 3.8.2 Current Address Read                       |  |  |  |  |  |  |  |
|   |                    | 3.8.3 Sequential Read17                          |  |  |  |  |  |  |  |
|   |                    | 3.8.4    Acknowledge in Read mode    17          |  |  |  |  |  |  |  |
| 4 | Use w              | ithin a DRAM DIMM                                |  |  |  |  |  |  |  |
|   | 4.1                | Programming the M34C02-R 19                      |  |  |  |  |  |  |  |



| 5  | Initial delivery state  |
|----|-------------------------|
| 6  | Maximum rating          |
| 7  | DC and AC parameters 22 |
| 8  | Package mechanical      |
| 9  | Part numbering          |
| 10 | Revision history        |



# List of tables

| Table 1.  | Signal names                                                          |
|-----------|-----------------------------------------------------------------------|
| Table 2.  | Device select code                                                    |
| Table 3.  | Operating modes                                                       |
| Table 4.  | DRAM DIMM connections                                                 |
| Table 5.  | Absolute maximum ratings                                              |
| Table 6.  | Operating conditions (M34C02-R) 22                                    |
| Table 7.  | AC measurement conditions                                             |
| Table 8.  | Input parameters                                                      |
| Table 9.  | DC characteristics                                                    |
| Table 10. | AC characteristics                                                    |
| Table 11. | UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package No lead |
|           | 2 x 3 mm, package mechanical data                                     |
| Table 12. | TSSOP8 – 8 lead Thin Shrink Small Outline, package mechanical data    |
| Table 13. | Ordering information scheme                                           |
| Table 14. | Document revision history                                             |
|           |                                                                       |



# List of figures

| <b>F</b> : | 7                                                                                              |
|------------|------------------------------------------------------------------------------------------------|
| Figure 1.  | Logic diagram                                                                                  |
| Figure 2.  | TSSOP and MLP connections (top view)7                                                          |
| Figure 3.  | Chip Enable input connection                                                                   |
| Figure 4.  | Maximum R <sub>P</sub> value versus bus parasitic capacitance (C) for an I <sup>2</sup> C bus9 |
| Figure 5.  | I <sup>2</sup> C bus protocol                                                                  |
| Figure 6.  | Setting the Write Protection Register (WC = 0)                                                 |
| Figure 7.  | Result of setting the write protection                                                         |
| Figure 8.  | Write mode sequences in a non write-protected area                                             |
| Figure 9.  | Write cycle polling flowchart using ACK 16                                                     |
| Figure 10. | Read mode sequences                                                                            |
| Figure 11. | Serial presence detect block diagram                                                           |
| Figure 12. | AC measurement I/O waveform                                                                    |
| Figure 13. | AC waveforms                                                                                   |
| Figure 14. | UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package No lead                          |
|            | 2 x 3 mm, package outline                                                                      |
| Figure 15. | TSSOP8 – 8 lead Thin Shrink Small Outline, package outline                                     |



# 1 Description

The M34C02-R is a 2 Kbit serial EEPROM memory able to lock permanently the data in its first half (from location 00h to 7Fh). This facility has been designed specifically for use in DRAM DIMMs (dual interline memory modules) with Serial Presence Detect. All the information concerning the DRAM module configuration (such as its access speed, its size, its organization) can be kept write protected in the first half of the memory.

This bottom half of the memory area can be write-protected using a specially designed software write protection mechanism. By sending the device a specific sequence, the first 128 Bytes of the memory become permanently write protected. Care must be taken when using this sequence as its effect cannot be reversed. In addition, the device allows the entire memory area to be write protected, using the  $\overline{\text{WC}}$  input (for example by tieing this input to  $V_{\text{CC}}$ ).

These I<sup>2</sup>C-compatible electrically erasable programmable memory (EEPROM) devices are organized as 256x8 bits.

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. ECOPACK® packages are Lead-free and RoHS compliant.

ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

 $I^2C$  uses a two wire serial interface, comprising a bidirectional data line and a clock line. The device carries a built-in 4-bit device type identifier code (1010) in accordance with the  $I^2C$  bus definition to access the memory area and a second device type identifier code (0110) to access the Protection Register. These codes are used together with three chip enable inputs (E2, E1, E0) so that up to eight 2Kbit devices may be attached to the I<sup>2</sup>C bus and selected individually.

The device behaves as a slave device in the  $I^2C$  protocol, with all memory operations synchronized by the serial clock. Read and Write operations are initiated by a Start condition, generated by the bus master. The Start condition is followed by a Device Select Code and  $R\overline{W}$  bit (as described in *Table 2*), terminated by an acknowledge bit.

When writing data to the memory, the memory inserts an acknowledge bit during the 9<sup>th</sup> bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a Stop condition after an Ack for Write, and after a NoAck for Read.



#### Figure 1. Logic diagram



### Figure 2. TSSOP and MLP connections (top view)

|                 | M34C02-R   |                 |  |
|-----------------|------------|-----------------|--|
| E0 [<br>E1 ]    | 1 8<br>2 7 |                 |  |
|                 | 3 6        | SCL             |  |
| V <sub>SS</sub> | 4 5        | SDA<br>Al01932e |  |

1. See Section 8: Package mechanical for package dimensions, and how to identify pin-1.

#### Table 1.Signal names

| E0, E1, E2      | Chip Enable    |
|-----------------|----------------|
| SDA             | Serial Data    |
| SCL             | Serial Clock   |
| WC              | Write Control  |
| V <sub>CC</sub> | Supply voltage |
| V <sub>SS</sub> | Ground         |



# 2 Signal description

# 2.1 Serial Clock (SCL)

This input signal is used to strobe all data in and out of the device. In applications where this signal is used by slave devices to synchronize the bus to a slower clock, the bus master must have an open drain output, and a pull-up resistor can be connected from Serial Clock (SCL) to  $V_{CC}$ . (*Figure 4* indicates how the value of the pull-up resistor can be calculated). In most applications, though, this method of synchronization is not employed, and so the pull-up resistor is not necessary, provided that the bus master has a push-pull (rather than open drain) output.

# 2.2 Serial Data (SDA)

This bidirectional signal is used to transfer data in or out of the device. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from Serial Data (SDA) to  $V_{CC}$ . (*Figure 4* indicates how the value of the pull-up resistor can be calculated).

# 2.3 Chip Enable (E0, E1, E2)

These input signals are used to set the value that is to be looked for on the three least significant bits (b3, b2, b1) of the 7-bit Device Select Code. These inputs must be tied to  $V_{CC}$  or  $V_{SS}$  to establish the Device Select Code.



Figure 3. Chip Enable input connection

# 2.4 Write Control (WC)

This input signal is provided for protecting the contents of the whole memory from inadvertent write operations. Write Control ( $\overline{WC}$ ) is used to enable (when driven Low) or disable (when driven High) write instructions to the entire memory area or to the Protection Register.

When Write Control ( $\overline{WC}$ ) is tied Low or left unconnected, the write protection of the first half of the memory is determined by the status of the Protection Register.



### 2.5 V<sub>SS</sub> ground

 $V_{SS}$  is the reference for the  $V_{CC}$  supply voltage.

### 2.6 Supply voltage (V<sub>CC</sub>)

#### 2.6.1 Operating supply voltage V<sub>CC</sub>

Prior to selecting the memory and issuing instructions to it, a valid and stable V<sub>CC</sub> voltage within the specified [V<sub>CC</sub>(min), V<sub>CC</sub>(max)] range must be applied (see *Table 6*). In order to secure a stable DC supply voltage, it is recommended to decouple the V<sub>CC</sub> line with a suitable capacitor (usually of the order of 10nF to 100nF) close to the V<sub>CC</sub>/V<sub>SS</sub> package pins.

This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle  $(t_W)$ .

#### 2.6.2 Internal device reset

In order to prevent inadvertent Write operations during Power-up, a Power On Reset (POR) circuit is included. At Power-up (continuous rise of  $V_{CC}$ ), the device will not respond to any instruction until  $V_{CC}$  has reached the Power On Reset threshold voltage (this threshold is lower than the minimum  $V_{CC}$  operating voltage defined in *Table 6*).

When  $\mathrm{V}_{\mathrm{CC}}$  has passed the POR threshold, the device is reset and in the Standby Power mode.

#### 2.6.3 Power-down

57

At Power-down (where  $V_{CC}$  decreases continuously), as soon as  $V_{CC}$  drops from the normal operating voltage to below the Power On Reset threshold voltage, the device stops responding to any instruction sent to it.

During Power-down, the device must be deselected and in Standby Power mode (that is there should be no internal Write cycle in progress).

Figure 4. Maximum R<sub>P</sub> value versus bus parasitic capacitance (C) for an I<sup>2</sup>C bus







Figure 5. I<sup>2</sup>C bus protocol

|                                         | Device type Identifier <sup>(1)</sup> |    |    | Chip Enable address <sup>(2)</sup> |    |    | RW |    |
|-----------------------------------------|---------------------------------------|----|----|------------------------------------|----|----|----|----|
|                                         | b7                                    | b6 | b5 | b4                                 | b3 | b2 | b1 | b0 |
| Memory Area Select Code<br>(two arrays) | 1                                     | 0  | 1  | 0                                  | E2 | E1 | E0 | RW |
| Protection Register Select<br>Code      | 0                                     | 1  | 1  | 0                                  | E2 | E1 | E0 | RW |

1. The most significant bit, b7, is sent first.

2. E0, E1 and E2 are compared against the respective external pins on the memory device.

### 3 Device operation

The device supports the  $I^2C$  protocol. This is summarized in *Figure 5*. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The memory device is always a slave in all communication.

### 3.1 Start condition

Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the High state. A Start condition must precede any data transfer command. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition, and will not respond unless one is given.

### 3.2 Stop condition

Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven High. A Stop condition terminates communication between the device and the bus master. A Read command that is followed by NoAck can be followed by a Stop condition to force the device into the Standby mode. A Stop condition at the end of a Write command triggers the internal EEPROM Write cycle.

### 3.3 Acknowledge Bit (ACK)

The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls Serial Data (SDA) Low to acknowledge the receipt of the eight data bits.

### 3.4 Data Input

During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change *only* when Serial Clock (SCL) is driven Low.

57

### 3.5 Memory Addressing

To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the Device Select Code, shown in *Table 2* (on Serial Data (SDA), most significant bit first).

The Device Select Code consists of a 4-bit Device Type Identifier, and a 3-bit Chip Enable "Address" (E2, E1, E0). To address the memory array, the 4-bit Device Type Identifier is 1010b; to address the Protection Register, it is 0110b.

Up to eight memory devices can be connected on a single  $I^2C$  bus. Each one is given a unique 3-bit code on the Chip Enable (E0, E1, E2) inputs. When the Device Select Code is received, the device only responds if the Chip Enable Address is the same as the value on the Chip Enable (E0, E1, E2) inputs.

The 8<sup>th</sup> bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations.

If a match occurs on the Device Select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the Device Select code, it deselects itself from the bus, and goes into Standby mode.

| Mode                 | RW bit | <b>WC</b> <sup>(1)</sup> | Bytes | Initial sequence                                    |
|----------------------|--------|--------------------------|-------|-----------------------------------------------------|
| Current Address Read | 1      | Х                        | 1     | Start, Device Select, $R\overline{W} = 1$           |
| Random Address       | 0      | Х                        | 1     | Start, Device Select, $R\overline{W} = 0$ , Address |
| Read                 | 1      | Х                        |       | reStart, Device Select, $R\overline{W} = 1$         |
| Sequential Read      | 1      | Х                        | ≥ 1   | Similar to Current or Random Address Read           |
| Byte Write           | 0      | V <sub>IL</sub>          | 1     | Start, Device Select, $R\overline{W} = 0$           |
| Page Write           | 0      | $V_{\text{IL}}$          | ≤16   | Start, Device Select, $R\overline{W} = 0$           |

Table 3. Operating modes

1.  $X = V_{IH}$  or  $V_{IL}$ .

#### Figure 6. Setting the Write Protection Register ( $\overline{WC} = 0$ )



### 3.6 Setting the Software Write-Protection

The M34C02-W has a hardware write-protection feature, using the Write Control ( $\overline{WC}$ ) signal. This signal can be driven High or Low, and must be held constant for the whole instruction sequence. When Write Control ( $\overline{WC}$ ) is held Low, the whole memory array (addresses 00h to FFh) is write protected. When Write Control ( $\overline{WC}$ ) is held High, the write protection of the memory array is dependent on whether software write-protection has been set.

Software write-protection allows the bottom half of the memory area (addresses 00h to 7Fh) to be permanently write protected irrespective of subsequent states of the Write Control  $(\overline{WC})$  signal.

The write protection feature is activated by writing once to the Protection Register. The Protection Register is accessed with the device select code set to 0110b (as shown in *Table 2*), and the E2, E1 and E0 bits set according to the states being applied on the E2, E1 and E0 signals. As for any other write command, Write Control (WC) needs to be held Low. Address and data bytes must be sent with this command, but their values are all ignored, and are treated as Don't Care. Once the Protection Register has been written, the write protection of the first 128 Bytes of the memory is enabled, and it is not possible to unprotect these 128 Bytes, even if the device is powered off and on, and regardless the state of Write Control (WC).

When the Protection Register has been written, the M34C02-W no longer responds to the device type identifier 0110b in either read or write mode.



#### Figure 7. Result of setting the write protection

### 3.7 Write Operations

Following a Start condition the bus master sends a Device Select Code with the  $R\overline{W}$  bit reset to 0. The device acknowledges this, as shown in *Figure 8*, and waits for an address byte. The device responds to the address byte with an acknowledge bit, and then waits for the data byte.

When the bus master generates a Stop condition immediately after the Ack bit (in the "10<sup>th</sup> bit" time slot), either at the end of a Byte Write or a Page Write, the internal memory Write cycle is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.

During the internal Write cycle, Serial Data (SDA) and Serial Clock (SCL) are ignored, and the device does not respond to any requests.

#### 3.7.1 Byte Write

After the Device Select Code and the address byte, the bus master sends one data byte. If the addressed location is hardware write-protected, the device replies to the data byte with NoAck, and the location is not modified. If, instead, the addressed location is not Write-protected, the device replies with Ack. The bus master terminates the transfer by generating a Stop condition, as shown in *Figure 8*.

#### 3.7.2 Page Write

The Page Write mode allows up to 16 bytes to be written in a single Write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits are the same. If more bytes are sent than will fit up to the end of the page, a condition known as 'roll-over' occurs. This should be avoided, as data starts to become overwritten in an implementation dependent way.

The bus master sends from 1 to 16 bytes of data, each of which is acknowledged by the device if Write Control ( $\overline{WC}$ ) is Low. If the addressed location is hardware write-protected, the device replies to the data byte with NoAck, and the locations are not modified. After each byte is transferred, the internal byte address counter (the 4 least significant address bits only) is incremented. The transfer is terminated by the bus master generating a Stop condition.





Figure 8. Write mode sequences in a non write-protected area



#### 3.7.3 Minimizing system delays by polling on ACK

During the internal Write cycle, the device disconnects itself from the bus, and writes a copy of the data from its internal latches to the memory cells. The maximum Write time  $(t_w)$  is shown in *Table 10* and *Table 12*, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master.

The sequence, as shown in Figure 9, is:

- Initial condition: a Write cycle is in progress.
- Step 1: the bus master issues a Start condition followed by a Device Select Code (the first byte of the new instruction).
- Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1).

Figure 9. Write cycle polling flowchart using ACK



### 3.8 Read operations

Read operations are performed independently of whether hardware or software protection has been set.

The device has an internal address counter which is incremented each time a byte is read.

#### 3.8.1 Random Address Read

A dummy Write is first performed to load the address into this address counter (as shown in *Figure 10*) but *without* sending a Stop condition. Then, the bus master sends another Start condition, and repeats the Device Select Code, with the  $R\overline{W}$  bit set to 1. The device acknowledges this, and outputs the contents of the addressed byte. The bus master must *not* acknowledge the byte, and terminates the transfer with a Stop condition.

#### 3.8.2 Current Address Read

For the Current Address Read operation, following a Start condition, the bus master only sends a Device Select Code with the  $R\overline{W}$  bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in *Figure 10*, *without* acknowledging the byte.

#### 3.8.3 Sequential Read

This operation can be used after a Current Address Read or a Random Address Read. The bus master *does* acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must *not* acknowledge the last byte, and *must* generate a Stop condition, as shown in *Figure 10*.

The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter 'rolls-over', and the device continues to output data from memory address 00h.

#### 3.8.4 Acknowledge in Read mode

For all Read commands, the device waits, after each byte read, for an acknowledgment during the 9<sup>th</sup> bit time. If the bus master does not drive Serial Data (SDA) Low during this time, the device terminates the data transfer and switches to its Standby mode.

57



Figure 10. Read mode sequences

1. The seven most significant bits of the Device Select Code of a Random Read (in the 1<sup>st</sup> and 3<sup>rd</sup> bytes) must be identical.



### 4 Use within a DRAM DIMM

In the application, the M34C02-R is soldered directly in the printed circuit module. The 3 Chip Enable inputs (pins 1, 2 and 3) are wired at  $V_{CC}$  or  $V_{SS}$  through the DIMM socket (see *Table 4*). The pull-up resistors needed for normal behavior of the I<sup>2</sup>C bus are connected on the I<sup>2</sup>C bus of the mother-board (as shown in *Figure 11*).

The Write Control ( $\overline{WC}$ ) of the M34C02-R can be left unconnected. However, connecting it to V<sub>SS</sub> is recommended, to maintain full read and write access.

### 4.1 Programming the M34C02-R

When the device is delivered, full read and write access is given to the whole memory array. It is recommended that the first step is to use the test equipment to write the module information (such as its access speed, its size, its organization) to the first half of the memory, starting from the first memory location. When the data has been validated, the test equipment can send a Write command to the Protection Register, using the device select code '01100000b' followed by an address and data byte (made up of Don't Care values) as shown in *Figure 6*. The first 128 bytes of the memory area are then write-protected, and the M34C02-R will no longer respond to the specific device select code '0110000xb'. It is not possible to reverse this sequence.

| DIMM position | E2              | E1              | E0              |
|---------------|-----------------|-----------------|-----------------|
| 0             | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> |
| 1             | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>CC</sub> |
| 2             | V <sub>SS</sub> | V <sub>CC</sub> | V <sub>SS</sub> |
| 3             | V <sub>SS</sub> | V <sub>CC</sub> | V <sub>CC</sub> |
| 4             | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>SS</sub> |
| 5             | V <sub>CC</sub> | V <sub>SS</sub> | V <sub>CC</sub> |
| 6             | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>SS</sub> |
| 7             | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> |

Table 4. DRAM DIMM connections



# 5 Initial delivery state

The device is delivered with all bits in the memory array set to 1 (each Byte contains FFh).

Figure 11. Serial presence detect block diagram



- 1. E0, E1 and E2 are wired at each DIMM socket in a binary sequence for a maximum of 8 devices.
- 2. Common clock and common data are shared across all the devices.
- 3. Pull-up resistors are required on all SDA and SCL bus lines (typically 4.7 k $\Omega$ ) because these lines are open drain when used as outputs.



# 6 Maximum rating

Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

| Symbol            | Parameter                                                         | Min.  | Max.             | Unit |
|-------------------|-------------------------------------------------------------------|-------|------------------|------|
| T <sub>A</sub>    | Ambient operating temperature                                     | -40   | 90               | °C   |
| T <sub>STG</sub>  | Storage temperature                                               | -65   | 150              | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering <sup>(1)</sup>                  | See   | e <sup>(1)</sup> | °C   |
| V <sub>IO</sub>   | Input or output voltage                                           | -0.50 | 6.5              | V    |
| V <sub>CC</sub>   | Supply voltage                                                    | -0.50 | 6.5              | V    |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (human body model) <sup>(2)</sup> | -4000 | 4000             | V    |

Table 5. Absolute maximum ratings

 Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

2. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 Ω, R2=500 Ω)



# 7 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measurement Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

| Table 6. | Operating conditions (M34C02-R) |
|----------|---------------------------------|
|          |                                 |

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 1.8  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

#### Table 7.AC measurement conditions

| Symbol | Parameter                                | Min.                                       | Max.                 | Unit |
|--------|------------------------------------------|--------------------------------------------|----------------------|------|
| CL     | Load capacitance                         | 1(                                         | 00                   | pF   |
|        | Input rise and fall times                |                                            | 50                   | ns   |
|        | Input levels                             | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> V |                      |      |
|        | Input and output timing reference levels | 0.3V <sub>CC</sub> t                       | o 0.7V <sub>CC</sub> | V    |

#### Figure 12. AC measurement I/O waveform



#### Table 8. Input parameters

| Symbol           | Parameter <sup>(1),(2)</sup>                         | Test condition          | Min. | Max. | Unit |
|------------------|------------------------------------------------------|-------------------------|------|------|------|
| C <sub>IN</sub>  | Input capacitance (SDA)                              |                         |      | 8    | pF   |
| C <sub>IN</sub>  | Input capacitance (other pins)                       |                         |      | 6    | pF   |
| Z <sub>WCL</sub> | WC input impedance                                   | V <sub>IN</sub> < 0.3 V | 15   | 70   | kΩ   |
| Z <sub>WCH</sub> | WC input impedance                                   | $V_{IN} > 0.7 V_{CC}$   | 500  |      | kΩ   |
| t <sub>NS</sub>  | Pulse width ignored<br>(input filter on SCL and SDA) | Single glitch           |      | 100  | ns   |

1.  $T_A = 25^{\circ}C$ , f = 400kHz

2. Sampled only, not 100% tested.

| Table 9.         | DC characteristics                                 |                                                                                     |             |                    |      |
|------------------|----------------------------------------------------|-------------------------------------------------------------------------------------|-------------|--------------------|------|
| Symbol           | Parameter                                          | Test condition (in addition to those in <i>Table 6</i> )                            | Min.        | Max.               | Unit |
| I <sub>LI</sub>  | Input leakage current<br>(SCL, SDA, E0, E1 and E2) | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                |             | ±2                 | μA   |
| I <sub>LO</sub>  | Output leakage current                             | $V_{OUT} = V_{SS}$ or $V_{CC,}$ SDA in Hi-Z                                         |             | ± 2                | μΑ   |
|                  |                                                    | V <sub>CC</sub> = 5V, f <sub>c</sub> = 400 kHz<br>(clock rise/fall time < 50 ns)    |             | 2                  | mA   |
| I <sub>CC</sub>  | Supply current                                     | V <sub>CC</sub> = 2.5 V, f <sub>c</sub> = 400 kHz<br>(clock rise/fall time < 50 ns) |             | 1                  | mA   |
|                  |                                                    | V <sub>CC</sub> = 1.8 V, f <sub>c</sub> = 400 kHz<br>(clock rise/fall time < 50 ns) |             | 1                  | mA   |
|                  |                                                    | $V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 5 \text{ V}$                          |             | 1                  | μΑ   |
| I <sub>CC1</sub> | Standby supply current                             | $V_{IN} = V_{SS} \text{ or } V_{CC}, 1.8 \text{ V} \leq V_{CC} < 2.5 \text{ V}$     |             | 0.5                | μΑ   |
| V                | Input low voltage <sup>(1)</sup>                   | 2.5 V ≤V <sub>CC</sub> ≤5.5 V                                                       | - 0.3       | 0.3V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | input low voltage                                  | 1.8 V ≤V <sub>CC</sub> < 2.5 V                                                      | - 0.3       | $0.25V_{CC}$       | V    |
| V <sub>IH</sub>  | Input high voltage <sup>(1)</sup>                  |                                                                                     | $0.7V_{CC}$ | V <sub>CC</sub> +1 | V    |
|                  | Output low voltage                                 | $I_{OL} = 3 \text{ mA}, V_{CC} = 5 \text{ V}$                                       |             | 0.4                | V    |
| V <sub>OL</sub>  |                                                    | $I_{OL}$ = 2.1m A, 2.2 V $\leq$ V <sub>CC</sub> < 2.5 V                             |             | 0.4                | V    |
|                  |                                                    | I <sub>OL</sub> = 0.15 mA, V <sub>CC</sub> = 1.8 V                                  |             | 0.2                | V    |

Table 9. DC characteristics

1. The voltage source driving only E0, E1 and E2 inputs must provide an impedance of less than  $1k\Omega$ 

#### Table 10. AC characteristics

| Test conditions specified in <i>Table 7</i> |                     |                                                      |      |      |      |  |  |
|---------------------------------------------|---------------------|------------------------------------------------------|------|------|------|--|--|
| Symbol                                      | Alt.                | Parameter                                            | Min. | Max. | Unit |  |  |
| f <sub>C</sub>                              | f <sub>SCL</sub>    | Clock frequency                                      |      | 400  | kHz  |  |  |
| t <sub>CHCL</sub>                           | t <sub>HIGH</sub>   | Clock pulse width high                               | 600  |      | ns   |  |  |
| t <sub>CLCH</sub>                           | t <sub>LOW</sub>    | Clock pulse width low                                | 1300 |      | ns   |  |  |
| t <sub>DL1DL2</sub> <sup>(1)</sup>          | t <sub>F</sub>      | SDA fall time                                        | 20   | 300  | ns   |  |  |
| t <sub>DXCX</sub>                           | t <sub>SU:DAT</sub> | Data in set up time                                  | 100  |      | ns   |  |  |
| t <sub>CLDX</sub>                           | t <sub>HD:DAT</sub> | Data in hold time                                    | 0    |      | ns   |  |  |
| t <sub>CLQX</sub>                           | t <sub>DH</sub>     | Data out hold time                                   | 200  |      | ns   |  |  |
| t <sub>CLQV</sub> <sup>(2)</sup>            | t <sub>AA</sub>     | Clock low to next data valid (access time)           | 200  | 900  | ns   |  |  |
| t <sub>CHDX</sub> <sup>(3)</sup>            | t <sub>SU:STA</sub> | Start condition set up time                          | 600  |      | ns   |  |  |
| t <sub>DLCL</sub>                           | t <sub>HD:STA</sub> | Start condition hold time                            | 600  |      | ns   |  |  |
| t <sub>CHDH</sub>                           | t <sub>SU:STO</sub> | Stop condition set up time                           | 600  |      | ns   |  |  |
| t <sub>DHDL</sub>                           | t <sub>BUF</sub>    | Time between Stop condition and next Start condition | 1300 |      | ns   |  |  |
| t <sub>W</sub>                              | t <sub>WR</sub>     | Write time                                           |      | 10   | ms   |  |  |

1. Sampled only, not 100% tested.

2. To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA.

3. For a reStart condition, or following a Write cycle.





Figure 13. AC waveforms



# 8 Package mechanical





1. Drawing is not to scale.

 The central pad (the area E2 by D2 in the above illustration) is pulled, internally, to V<sub>SS</sub>. It must not be allowed to be connected to any other voltage or signal line on the PCB, for example during the soldering process.

| Table 11. | UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package No lead |
|-----------|-----------------------------------------------------------------------|
|           | 2 x 3 mm, package mechanical data                                     |

| Cumhal | millimeters |      |      | inches |       |       |
|--------|-------------|------|------|--------|-------|-------|
| Symbol | Тур         | Min  | Мах  | Тур    | Min   | Max   |
| А      | 0.55        | 0.50 | 0.60 | 0.022  | 0.020 | 0.024 |
| A1     | 0.02        | 0.00 | 0.05 | 0.001  | 0.000 | 0.002 |
| b      | 0.25        | 0.20 | 0.30 | 0.010  | 0.008 | 0.012 |
| D      | 2.00        | 1.90 | 2.10 | 0.079  | 0.075 | 0.083 |
| D2     | 1.60        | 1.50 | 1.70 | 0.063  | 0.059 | 0.067 |
| ddd    |             |      | 0.08 |        |       | 0.003 |
| E      | 3.00        | 2.90 | 3.10 | 0.118  | 0.114 | 0.122 |
| E2     | 0.20        | 0.10 | 0.30 | 0.008  | 0.004 | 0.012 |
| е      | 0.50        | -    | -    | 0.020  | -     | -     |
| L      | 0.45        | 0.40 | 0.50 | 0.018  | 0.016 | 0.020 |
| L1     |             |      | 0.15 |        |       | 0.006 |
| L3     |             | 0.30 |      |        | 0.012 |       |





Figure 15. TSSOP8 – 8 lead Thin Shrink Small Outline, package outline

1. Drawing is not to scale.

| Table 12. | TSSOP8 – 8 lead Thin Shrink Small Outline, package mechanical data |
|-----------|--------------------------------------------------------------------|
|-----------|--------------------------------------------------------------------|

| Symbol |       | millimeters |       |        | inches |        |
|--------|-------|-------------|-------|--------|--------|--------|
| Symbol | Тур.  | Min.        | Max.  | Тур.   | Min.   | Max.   |
| A      |       |             | 1.200 |        |        | 0.0472 |
| A1     |       | 0.050       | 0.150 |        | 0.0020 | 0.0059 |
| A2     | 1.000 | 0.800       | 1.050 | 0.0394 | 0.0315 | 0.0413 |
| b      |       | 0.190       | 0.300 |        | 0.0075 | 0.0118 |
| с      |       | 0.090       | 0.200 |        | 0.0035 | 0.0079 |
| СР     |       |             | 0.100 |        |        | 0.0039 |
| D      | 3.000 | 2.900       | 3.100 | 0.1181 | 0.1142 | 0.1220 |
| е      | 0.650 | -           | -     | 0.0256 | -      | -      |
| E      | 6.400 | 6.200       | 6.600 | 0.2520 | 0.2441 | 0.2598 |
| E1     | 4.400 | 4.300       | 4.500 | 0.1732 | 0.1693 | 0.1772 |
| L      | 0.600 | 0.450       | 0.750 | 0.0236 | 0.0177 | 0.0295 |
| L1     | 1.000 |             |       | 0.0394 |        |        |
| α      |       | 0°          | 8°    |        | 0°     | 8°     |



## 9 Part numbering

#### Table 13. Ordering information scheme



P or G = ECOPACK® (RoHS compliant)

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office.

The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.



# 10 Revision history

| Table 14. Document revision history |
|-------------------------------------|
|-------------------------------------|

| Date        | Revision | Description of Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27-Dec-1999 | 2.0      | Adjustments to the formatting. 0 to 70°C temperature range removed from DC and AC tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             |          | No change to description of device, or parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 07-Dec-2000 | 2.1      | New definition of lead soldering temperature absolute rating for certain packages                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 13-Mar-2001 | 2.2      | -R voltage range added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18-Jul-2002 | 2.3      | TSSOP8 (3x3mm <sup>2</sup> body size) package (MSOP8) added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 22-May-2002 | 2.4      | VFDFPN8 package (MLP8) added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 21-Jul-2003 | 3.0      | Document reformattedF voltage range added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 17-Mar-2004 | 4.0      | Table of Contents added. MLP package changed. Absolute Maximum Ratings for $V_{IO}(min)$ and $V_{CC}(min)$ changed. Soldering temperature information clarified for RoHS compliant devices. Device grade information clarified                                                                                                                                                                                                                                                                                                                         |
| 14-Apr-2004 | 5.0      | Typos corrected in Ordering Information example                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 26-Aug-2004 | 6.0      | Device Grade clarified. Product List summary table added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 30-Nov-2004 | 7.0      | SO8 package removed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 14-Oct-2005 | 8.0      | M34C02-R operating frequency upgraded to 400 kHz. Modified<br>Section 1.1: Device Internal Reset, Figure 4: Maximum RP value versus<br>bus parasitic capacitance (C) for an I <sup>2</sup> C bus, Table 8: Input parameters,<br>I <sub>CC1</sub> values in Table 11: DC Characteristics (M34C02-W), Table 9: DC<br>characteristics, Table 15: DC Characteristics (M34C02-W-F) and moved<br>M34C02-R to Table 10: AC characteristics. Added Figure 3: Chip Enable<br>input connection. Added ECOPACK® and Ambient Operating<br>Temperature information. |
|             |          | BN and DS (PDIP and TSSOP8) packages removed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11-Apr-2006 | 9        | M34C02-F part number removed.<br>Test Conditions modified for I <sub>CC1</sub> and V <sub>OL</sub> in <i>Table 11: DC Characteristics</i><br>( <i>M34C02-W</i> ).<br>Device Internal Reset removed and replaced by Section 2.6: Supply<br>voltage (VCC).<br>Blank option removed below <i>Plating technology</i> in <i>Table 13</i> .                                                                                                                                                                                                                  |
| 05-Jun-2007 | 10       | M34C02-W and M34C02-L part numbers removed.<br>Device grade 1 temperature range removed.<br>Section 2.5: VSS ground added. I <sub>CC</sub> conditions modified in Table 9: DC<br>characteristics.<br>Table 11: UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package<br>No lead 2 x 3 mm, package mechanical data updated.                                                                                                                                                                                                                     |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

