www.ti.com

## SN74AUC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

DGG OR DGV PACKAGE

SCES403E-JULY 2002-REVISED APRIL 2007

#### **FEATURES**

- Member of the Texas Instruments Widebus™
  Family
- Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Sub-1-V Operable
- Max t<sub>nd</sub> of 2.8 ns at 1.8 V
- Low Power Consumption, 20-μA Max I<sub>CC</sub>
- ±8-mA Output Drive at 1.8 V
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

# DESCRIPTION/ORDERING INFORMATION

This 16-bit edge-triggered D-type flip-flop is operational at 0.8-V to 2.7-V  $V_{\rm CC}$ , but is designed specifically for 1.65-V to 1.95-V  $V_{\rm CC}$  operation.

The SN74AUC16374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.

(TOP VIEW) 48 1 1CLK 10E 1 ከ 1D1 1Q1 **[**]2 47 1Q2 []3 46∏ 1D2 45 GND GND ∏4 1Q3 **[**]5 44**∏** 1D3 43 1D4 1Q4 **[**]6 42 VCC  $V_{CC}$ 41**∏** 1D5 1Q5 1Q6 🛮 9 40**∏** 1D6 39 GND GND 10 38 1D7 1Q7 🛮 11 37 1D8 1Q8 🛮 12 2Q1 [13 36∏ 2D1 35 2D2 2Q2 []14 15 34 GND GND [ 33 7 2D3 2Q3 **∏**16 2Q4 [] 17 32 2D4 18 31 \ V<sub>CC</sub> V<sub>CC</sub> 30 2D5 2Q5 [] 19 29 2D6 2Q6 []20 GND []21 28 GND 2Q7 [ 22 27 1 2D7 26 2D8 2Q8 []23 25 1 2CLK 2<del>0E</del> **1**24

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE     | (1)(2)       | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------|--------------|-----------------------|------------------|
|                | TSSOP - DGG | Reel of 2000 | SN74AUC16374DGGR      | AUC16374         |
| -40°C to 85°C  | TVSOP - DGV | Reel of 2000 | SN74AUC16374DGVR      | MH374            |
|                | VFBGA – ZQL | Reel of 1000 | SN74AUC16374ZQLR      | MH374            |

- (1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.
- (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.



### **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

### **GQL PACKAGE** (TOP VIEW) 3 4 5 0000000 000000 В 000000 С 000000 D Ε $\bigcirc$ F 000000G 600000 Н 000000000000 Κ

### TERMINAL ASSIGNMENTS(1)

|   | 1               | 2   | 3               | 4                               | 5   | 6    |
|---|-----------------|-----|-----------------|---------------------------------|-----|------|
| Α | 1 <del>OE</del> | NC  | NC NC           |                                 | NC  | 1CLK |
| В | 1Q2             | 1Q1 | GND             | GND                             | 1D1 | 1D2  |
| С | 1Q4             | 1Q3 | V <sub>CC</sub> | V <sub>CC</sub> V <sub>CC</sub> |     | 1D4  |
| D | 1Q6             | 1Q5 | GND             | GND                             | 1D5 | 1D6  |
| Е | 1Q8             | 1Q7 |                 |                                 | 1D7 | 1D8  |
| F | 2Q1             | 2Q2 |                 |                                 | 2D2 | 2D1  |
| G | 2Q3             | 2Q4 | GND             | GND                             | 2D4 | 2D3  |
| Н | 2Q5             | 2Q6 | V <sub>CC</sub> | V <sub>CC</sub>                 | 2D6 | 2D5  |
| J | 2Q7             | 2Q8 | GND             | GND                             | 2D8 | 2D7  |
| K | 2 <del>OE</del> | NC  | NC              | NC                              | NC  | 2CLK |

(1) NC - No internal connection

# FUNCTION TABLE (EACH FLIP-FLOP)

|    | INPUTS     | OUTPUT |       |
|----|------------|--------|-------|
| ŌĒ | CLK        | D      | Q     |
| L  | <b>↑</b>   | Н      | Н     |
| L  | $\uparrow$ | L      | L     |
| L  | H or L     | Χ      | $Q_0$ |
| Н  | X          | Χ      | Z     |

### **LOGIC DIAGRAM (POSITIVE LOGIC)**







To Seven Other Channels



# SN74AUC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

SCES403E-JULY 2002-REVISED APRIL 2007

# Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                              |                                | MIN            | MAX         | UNIT |
|------------------|----------------------------------------------|--------------------------------|----------------|-------------|------|
| V <sub>CC</sub>  | Supply voltage range                         |                                | -0.5           | 3.6         | V    |
| $V_{I}$          | Input voltage range <sup>(2)</sup>           | -0.5                           | 3.6            | V           |      |
| Vo               | Voltage range applied to any output in the I | -0.5                           | 3.6            | V           |      |
| Vo               | Output voltage range <sup>(2)</sup>          | -0.5                           | $V_{CC} + 0.5$ | V           |      |
| $I_{IK}$         | Input clamp current                          | V <sub>I</sub> < 0             |                | <b>-</b> 50 | mA   |
| I <sub>OK</sub>  | Output clamp current                         | Output clamp current $V_O < 0$ |                | -50         | mA   |
| Io               | Continuous output current                    |                                |                | ±20         | mA   |
|                  | Continuous current through $V_{CC}$ or GND   |                                |                | ±100        | mA   |
|                  |                                              | DGG package                    |                | 70          |      |
| $\theta_{JA}$    | Package thermal impedance (3)                | DGV package                    |                | 58          | °C/W |
|                  |                                              | GQL package                    |                | 42          |      |
| T <sub>stg</sub> | Storage temperature range                    |                                | -65            | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

## **Recommended Operating Conditions**(1)

|                 |                                    |                                             | MIN                    | MAX                    | UNIT |
|-----------------|------------------------------------|---------------------------------------------|------------------------|------------------------|------|
| V <sub>CC</sub> | Supply voltage                     |                                             | 0.8                    | 2.7                    | V    |
|                 |                                    | V <sub>CC</sub> = 0.8 V                     | V <sub>CC</sub>        |                        |      |
| $V_{IH}$        | High-level input voltage           | $V_{CC} = 1.1 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> |                        | V    |
|                 |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$  | 1.7                    |                        |      |
|                 |                                    | V <sub>CC</sub> = 0.8 V                     |                        | 0                      |      |
| $V_{IL}$        | Low-level input voltage            | $V_{CC} = 1.1 \text{ V to } 1.95 \text{ V}$ |                        | 0.35 × V <sub>CC</sub> | V    |
|                 |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$  |                        | 0.7                    |      |
| V <sub>I</sub>  | Input voltage                      |                                             | 0                      | 3.6                    | V    |
| Vo              | Output voltage                     |                                             | 0                      | $V_{CC}$               | V    |
|                 |                                    | V <sub>CC</sub> = 0.8 V                     |                        | -0.7                   |      |
|                 |                                    | V <sub>CC</sub> = 1.1 V                     |                        | -3                     |      |
| $I_{OH}$        | High-level output current          | V <sub>CC</sub> = 1.4 V                     |                        | <b>-</b> 5             | mA   |
|                 |                                    | V <sub>CC</sub> = 1.65 V                    |                        | 8                      |      |
|                 |                                    | $V_{CC} = 2.3 \text{ V}$                    |                        | -9                     |      |
|                 |                                    | V <sub>CC</sub> = 0.8 V                     |                        | 0.7                    |      |
|                 |                                    | V <sub>CC</sub> = 1.1 V                     |                        | 3                      |      |
| $I_{OL}$        | Low-level output current           | V <sub>CC</sub> = 1.4 V                     |                        | 5                      | mA   |
|                 |                                    | V <sub>CC</sub> = 1.65 V                    |                        | 8                      |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V                     |                        | 9                      |      |
| Δt/Δν           | Input transition rise or fall rate | ,                                           |                        | 20                     | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     |                                             | -40                    | 85                     | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

# SN74AUC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

SCES403E-JULY 2002-REVISED APRIL 2007



### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                         | V <sub>cc</sub> | MIN TYP(1) MAX        | UNIT |
|---------------------------------------|-----------------------------------------|-----------------|-----------------------|------|
|                                       | $I_{OH} = -100 \mu A$                   | 0.8 V to 2.7 V  | V <sub>CC</sub> - 0.1 |      |
|                                       | $I_{OH} = -0.7 \text{ mA}$              | 0.8 V           | 0.55                  |      |
| \/                                    | $I_{OH} = -3 \text{ mA}$                | 1.1 V           | 0.8                   | V    |
| V <sub>OH</sub>                       | $I_{OH} = -5 \text{ mA}$                | 1.4 V           | 1                     | V    |
|                                       | $I_{OH} = -8 \text{ mA}$                | 1.65 V          | 1.2                   |      |
|                                       | $I_{OH} = -9 \text{ mA}$                | 2.3 V           | 1.8                   |      |
|                                       | I <sub>OL</sub> = 100 μA                | 0.8 V to 2.7 V  | 0.2                   |      |
|                                       | I <sub>OL</sub> = 0.7 mA                | 0.8 V           | 0.25                  |      |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>OL</sub> = 3 mA                  | 1.1 V           | 0.3                   | V    |
| V <sub>OL</sub>                       | I <sub>OL</sub> = 5 mA                  | 1.4 V           | 0.4                   | V    |
|                                       | I <sub>OL</sub> = 8 mA                  | 1.65 V          | 0.45                  |      |
|                                       | I <sub>OL</sub> = 9 mA                  | 2.3 V           | 0.6                   |      |
| I <sub>I</sub> All inputs             | $V_I = V_{CC}$ or GND                   | 0 to 2.7 V      | ±5                    | μΑ   |
| I <sub>off</sub>                      | $V_I$ or $V_O = 2.7 \text{ V}$          | 0               | ±10                   | μΑ   |
| I <sub>OZ</sub>                       | $V_O = V_{CC}$ or GND                   | 2.7 V           | ±10                   | μΑ   |
| I <sub>cc</sub>                       | $V_I = V_{CC}$ or GND, $I_O = 0$        | 0.8 V to 2.7 V  | 20                    | μΑ   |
| C <sub>i</sub>                        | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.5 V           | 3                     | pF   |
| C <sub>o</sub>                        | $V_O = V_{CC}$ or GND                   | 2.5 V           | 5                     | pF   |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

## **Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                    |                                 | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> =<br>± 0. | 1.2 V<br>1 V | V <sub>CC</sub> = 1.5 V<br>± 0.1 V |     | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | UNIT |
|--------------------|---------------------------------|-------------------------|---------------------------|--------------|------------------------------------|-----|-------------------------------------|-----|------------------------------------|-----|------|
|                    |                                 | TYP                     | MIN                       | MAX          | MIN                                | MAX | MIN                                 | MAX | MIN                                | MAX |      |
| f <sub>clock</sub> | Clock frequency                 | 85                      |                           | 250          |                                    | 250 | ·                                   | 250 |                                    | 250 | MHz  |
| t <sub>w</sub>     | Pulse duration, CLK high or low | 5.9                     | 1.9                       |              | 1.9                                |     | 1.9                                 |     | 1.9                                |     | ns   |
| t <sub>su</sub>    | Setup time, data before CLK↑    | 1.4                     | 1.2                       |              | 0.7                                |     | 0.6                                 |     | 0.6                                |     | ns   |
| t <sub>h</sub>     | Hold time, data after CLK↑      | 0.1                     | 0.4                       |              | 0.4                                |     | 0.4                                 |     | 0.4                                |     | ns   |

### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = ± 0. |     | V <sub>CC</sub> = 1.5 V<br>± 0.1 V |     | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | UNIT |
|------------------|-----------------|----------------|-------------------------|------------------------|-----|------------------------------------|-----|-------------------------------------|-----|-----|------------------------------------|-----|------|
|                  | (INPOT)         | (001701)       | TYP                     | MIN                    | MAX | MIN                                | MAX | MIN                                 | TYP | MAX | MIN                                | MAX |      |
| f <sub>max</sub> |                 |                | 85                      | 250                    |     | 250                                |     | 250                                 |     |     | 250                                |     | MHz  |
| t <sub>pd</sub>  | CLK             | Q              | 7.3                     | 1                      | 4.5 | 0.8                                | 2.9 | 0.7                                 | 1.5 | 2.8 | 0.7                                | 2.2 | ns   |
| t <sub>en</sub>  | ŌĒ              | Q              | 7                       | 1.2                    | 5.3 | 0.8                                | 3.6 | 8.0                                 | 1.5 | 2.9 | 0.7                                | 2.2 | ns   |
| t <sub>dis</sub> | ŌĒ              | Q              | 8.2                     | 2                      | 7.1 | 1                                  | 4.8 | 1.4                                 | 2.7 | 4.5 | 0.5                                | 2.2 | ns   |



# SN74AUC16374 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP **WITH 3-STATE OUTPUTS**

SCES403E-JULY 2002-REVISED APRIL 2007

# Operating Characteristics<sup>(1)</sup>

 $T_A = 25^{\circ}C$ 

|                                                    | PARAMETER                           | !                                                             | TEST                                                                                                                                                                                                                | $V_{CC} = 0.8 V$ | V <sub>CC</sub> = 1.2 V | V <sub>CC</sub> = 1.5 V | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | UNIT |
|----------------------------------------------------|-------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|-------------------------|-------------------------|-------------------------|------|
|                                                    |                                     | CONDITIONS TYP TYP T                                          |                                                                                                                                                                                                                     | TYP              | TYP                     | TYP                     |                         |                         |      |
| C <sub>pd</sub><br>(each<br>output) <sup>(2)</sup> | Power<br>dissipation<br>capacitance | Outputs<br>enabled,<br>1 output<br>switching                  | $\begin{array}{l} 1 \; f_{data} = 5 \; MHz, \\ 1 \; f_{clk} = 10 \; MHz, \\ 1 \; f_{out} = 5 \; MHz, \\ \overline{OE} = GND, \\ C_L = 0 \; pF \end{array}$                                                          | 24               | 24                      | 24.1                    | 26.2                    | 31.2                    | pF   |
| $C_{pd(Z)}$                                        | Power<br>dissipation<br>capacitance | Outputs<br>disabled,<br>1 clock<br>and 1<br>data<br>switching | $\begin{array}{l} 1 \; f_{data} = 5 \; \text{MHz}, \\ 1 \; f_{clk} = 10 \; \text{MHz}, \\ f_{out} = \text{not} \\ \text{switching}, \\ \overline{\text{OE}} = V_{CC}, \\ C_L = 0 \; \text{pF} \end{array}$          | 7.5              | 7.5                     | 8                       | 9.4                     | 13.2                    | pF   |
| C <sub>pd</sub><br>(each<br>clock) <sup>(3)</sup>  | Power<br>dissipation<br>capacitance | Outputs<br>disabled,<br>clock<br>only<br>switching            | $\begin{array}{l} 1 \; f_{data} = 0 \; \text{MHz}, \\ 1 \; f_{clk} = 10 \; \text{MHz}, \\ f_{out} = \text{not} \\ \text{switching}, \\ \overline{\text{OE}} = V_{\text{CC}}, \\ C_{L} = 0 \; \text{pF} \end{array}$ | 13.8             | 13.8                    | 14                      | 14.7                    | 17.5                    | pF   |

Total device  $C_{pd}$  for multiple (n) outputs switching and (y) clocks inputs switching = {n \*  $C_{pd}$  (each output)} + {y \*  $C_{pd}$  (each clock)}  $C_{pd}$  (each output) is the  $C_{pd}$  for each data bit (input and output circuitry) as it operates at 5 MHz (Note: the clock is operating at 10 MHz in this test, but its  $I_{CC}$  component has been subtracted out).  $C_{pd}$  (each clock) is the  $C_{pd}$  for the clock circuitry only as it operates at 10 MHz.



### PARAMETER MEASUREMENT INFORMATION



| TEST                               | <b>S</b> 1        |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | $2 \times V_{CC}$ |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

| V <sub>CC</sub>    | CL    | R <sub>L</sub> | $oldsymbol{V}_\Delta$ |
|--------------------|-------|----------------|-----------------------|
| 0.8 V              | 15 pF | <b>2 k</b> Ω   | 0.1 V                 |
| 1.2 V $\pm$ 0.1 V  | 15 pF | <b>2 k</b> Ω   | 0.1 V                 |
| 1.5 V $\pm$ 0.1 V  | 15 pF | <b>2 k</b> Ω   | 0.1 V                 |
| 1.8 V $\pm$ 0.15 V | 30 pF | <b>1 k</b> Ω   | 0.15 V                |
| 2.5 V $\pm$ 0.2 V  | 30 pF | 500 Ω          | 0.15 V                |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ , slew rate  $\geq$  1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms







### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type                  | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup>  | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|----------------------------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 74AUC16374DGGRE4 | ACTIVE                | TSSOP                            | DGG                | 48   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AUC16374DGGRG4 | ACTIVE                | TSSOP                            | DGG                | 48   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AUC16374DGVRE4 | ACTIVE                | TVSOP                            | DGV                | 48   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AUC16374DGVRG4 | ACTIVE                | TVSOP                            | DGV                | 48   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74AUC16374DGGR | ACTIVE                | TSSOP                            | DGG                | 48   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74AUC16374DGVR | ACTIVE                | TVSOP                            | DGV                | 48   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74AUC16374GQLR | NRND                  | BGA MI<br>CROSTA<br>R JUNI<br>OR | GQL                | 56   | 1000           | TBD                        | SNPB             | Level-1-240C-UNLIM           |
| SN74AUC16374ZQLR | ACTIVE                | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL                | 56   | 1000           | Green (RoHS &<br>no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 11-Aug-2009

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device           | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AUC16374DGGR | TSSOP                            | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.8       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74AUC16374DGVR | TVSOP                            | DGV                | 48 | 2000 | 330.0                    | 16.4                     | 7.1        | 10.2       | 1.6        | 12.0       | 16.0      | Q1               |
| SN74AUC16374GQLR | BGA MI<br>CROSTA<br>R JUNI<br>OR | GQL                | 56 | 1000 | 330.0                    | 16.4                     | 4.8        | 7.3        | 1.45       | 8.0        | 16.0      | Q1               |
| SN74AUC16374ZQLR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL                | 56 | 1000 | 330.0                    | 16.4                     | 4.8        | 7.3        | 1.45       | 8.0        | 16.0      | Q1               |

www.ti.com 11-Aug-2009



\*All dimensions are nominal

| All differsions are nominal |                         |                 |          |      |             |            |             |  |  |
|-----------------------------|-------------------------|-----------------|----------|------|-------------|------------|-------------|--|--|
| Device                      | Package Type            | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |  |
| SN74AUC16374DGGR            | TSSOP                   | DGG             | 48       | 2000 | 346.0       | 346.0      | 41.0        |  |  |
| SN74AUC16374DGVR            | TVSOP                   | DGV             | 48       | 2000 | 346.0       | 346.0      | 33.0        |  |  |
| SN74AUC16374GQLR            | BGA MICROSTAR<br>JUNIOR | GQL             | 56       | 1000 | 346.0       | 346.0      | 33.0        |  |  |
| SN74AUC16374ZQLR            | BGA MICROSTAR<br>JUNIOR | ZQL             | 56       | 1000 | 346.0       | 346.0      | 33.0        |  |  |

# ZQL (R-PBGA-N56)

# PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-285 variation BA-2.
- D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb).



# GQL (R-PBGA-N56)

# PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-285 variation BA-2.
- D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free.



### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

### DGV (R-PDSO-G\*\*)

### **24 PINS SHOWN**

### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated