SDFS056B - MARCH 1987 - REVISED AUGUST 2001

- Internal Look-Ahead Circuitry for Fast Counting
- Carry Output for N-Bit Cascading
- Fully Synchronous Operation for Counting

#### description

This synchronous, presettable, 4-bit binary counter has internal carry look-ahead circuitry for use in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when

| D, DB, OR N PACKAGE<br>(TOP VIEW)                                        |                                      |                                             |                                                                                                               |  |  |  |
|--------------------------------------------------------------------------|--------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| CLR<br>CLK<br>A<br>B<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>D<br>C<br>SND | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 16<br>15<br>14<br>13<br>12<br>11<br>10<br>9 | V <sub>CC</sub><br>RCO<br>Q <sub>A</sub><br>Q <sub>B</sub><br>Q <sub>C</sub><br>Q <sub>D</sub><br>ENT<br>LOAD |  |  |  |

so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with asynchronous (ripple-clock) counters. However, counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of CLK.

This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because presetting is synchronous, a low logic level at the load ( $\overline{LOAD}$ ) input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.

The clear function is asynchronous, and a low logic level at the clear (CLR) input sets all four of the flip-flop outputs to low, regardless of the levels of CLK, LOAD, ENP, and ENT.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

The SN74F161A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold times.

| TA          | PACKAGE <sup>†</sup> |               |              |            | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|-------------|----------------------|---------------|--------------|------------|--------------------------|---------------------|
|             | PDIP – N             | Tube          | SN74F161AN   | SN74F161AN |                          |                     |
| 0°C to 70°C | SOIC - D             | Tube          | SN74F161AD   | F161A      |                          |                     |
| 0010700     | 30IC - D             | Tape and reel | SN74F161ADR  | FIOTA      |                          |                     |
|             | SSOP – DB            | Tape and reel | SN74F161ADBR | F161A      |                          |                     |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SDFS056B - MARCH 1987 - REVISED AUGUST 2001

#### state diagram





SDFS056B - MARCH 1987 - REVISED AUGUST 2001



logic diagram (positive logic)



SDFS056B - MARCH 1987 - REVISED AUGUST 2001

#### logic symbol, each flip-flop



logic diagram, each flip-flop (positive logic)





SDFS056B - MARCH 1987 - REVISED AUGUST 2001

#### typical clear, preset, count, and inhibit sequences

The following timing sequence is illustrated below:

- 1. Clear outputs to zero
- 2. Preset to binary 12
- 3. Count to 13, 14, 15, 0, 1, and 2
- 4. Inhibit





#### SDFS056B - MARCH 1987 - REVISED AUGUST 2001

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Input voltage range, $V_I$ (see Note 1)<br>Input current range<br>Voltage range applied to any output in the high state<br>Current into any output in the low state<br>Package thermal impedance, $\theta_{JA}$ (see Note 2): D pa<br>DB p | -0.5 V to 7 V<br>-1.2 V to 7 V<br>-30 mA to 5 mA<br>-0.5 V to V <sub>CC</sub><br>40 mA<br>ackage 73°C/W<br>backage 82°C/W |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                            | nckage 67°C/W<br>−65°C to 150°C                                                                                           |
|                                                                                                                                                                                                                                            |                                                                                                                           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input voltage ratings may be exceeded provided the input current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 3)

|                |                                | MIN | NOM | MAX | UNIT |
|----------------|--------------------------------|-----|-----|-----|------|
| VCC            | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH            | High-level input voltage       | 2   |     |     | V    |
| VIL            | Low-level input voltage        |     |     | 0.8 | V    |
| Iк             | Input clamp current            |     |     | -18 | mA   |
| ЮН             | High-level output current      |     |     | -1  | mA   |
| IOL            | Low-level output current       |     |     | 20  | mA   |
| Τ <sub>Α</sub> | Operating free-air temperature | 0   |     | 70  | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|      | PARAMETER            | TE                        | TEST CONDITIONS          |     |     | MAX   | UNIT |
|------|----------------------|---------------------------|--------------------------|-----|-----|-------|------|
| VIK  |                      | V <sub>CC</sub> = 4.5 V,  | l <sub>l</sub> = –18 mA  |     |     | -1.2  | V    |
| VOH  |                      | $V_{CC} = 4.5 V,$         | I <sub>OH</sub> = – 1 mA | 2.5 | 3.4 |       | V    |
| ⊻ОН  |                      | V <sub>CC</sub> = 4.75 V, | I <sub>OH</sub> = – 1 mA | 2.7 |     |       | v    |
| VOL  |                      | $V_{CC} = 4.5 V,$         | I <sub>OL</sub> = 20 mA  |     | 0.3 | 0.5   | V    |
| Ц    |                      | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 7 V     |     |     | 0.1   | mA   |
| Чн   |                      | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 2.7 V   |     |     | 20    | μA   |
|      | ENP, CLK, A, B, C, D |                           |                          |     |     | - 0.6 |      |
| ЧL   | ENT, LOAD            | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 0.5 V   |     |     | - 1.2 | mA   |
|      | CLR                  |                           |                          |     |     | - 0.6 |      |
| los§ |                      | V <sub>CC</sub> = 5.5 V,  | V <sub>O</sub> = 0       | -60 |     | -150  | mA   |
| ICC  |                      | V <sub>CC</sub> = 5.5 V   |                          |     | 37  | 55    | mA   |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.



SDFS056B - MARCH 1987 - REVISED AUGUST 2001

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                               |                              |                                    |             | V <sub>CC</sub> =<br>T <sub>A</sub> = 2 | $V_{CC} = 5 V,$<br>$T_A = 25^{\circ}C$ MIN MA |      | МАХ | UNIT |
|-------------------------------|------------------------------|------------------------------------|-------------|-----------------------------------------|-----------------------------------------------|------|-----|------|
|                               |                              |                                    |             | MIN                                     | MAX                                           |      |     |      |
| fclock                        | Clock frequency              |                                    |             | 0                                       | 100                                           | 0    | 90  | MHz  |
|                               |                              | CLK high or low (loading)          |             | 5                                       |                                               | 5    |     |      |
| t <sub>w</sub> Pulse duration | Dulco duration               | CLK (counting)                     | High        | 4                                       |                                               | 4    |     | ns   |
|                               | Fuise duration               | CER (counting)                     | Low         | 6                                       |                                               | 7    |     | 115  |
|                               | CLR low                      | CLR low                            |             |                                         |                                               |      |     |      |
|                               | Data before CLK <sup>↑</sup> | High or low                        | 5           |                                         | 5                                             |      |     |      |
|                               |                              | LOAD before CLK                    | High        | 11                                      |                                               | 11.5 |     |      |
| t <sub>su</sub>               | Setup time                   | etup time                          | Low         | 8.5                                     |                                               | 9.5  |     | ns   |
|                               |                              | ENP and ENT before CLK             | High        | 11                                      |                                               | 11.5 |     |      |
|                               |                              | ENF and ENT Delote CERT            | Low         | 5                                       |                                               | 5    |     |      |
|                               |                              | Data after CLK <sup>↑</sup>        | High or low | 2                                       |                                               | 2    |     |      |
| <b>+</b> .                    | Hold time                    |                                    | High        | 2                                       |                                               | 2    |     | ns   |
| t <sub>h</sub> Hold tir       |                              | LOAD after CLK <sup>↑</sup>        | Low         | 0                                       |                                               | 0    |     |      |
|                               |                              | ENP and ENT after CLK <sup>↑</sup> | High or low | 0                                       |                                               | 0    |     |      |
| t <sub>su</sub>               | Inactive-state setup time, C | CLR high before CLK <sup>↑†</sup>  |             | 6                                       |                                               | 6    |     | ns   |

<sup>†</sup> Inactive-state setup time also is referred to as recovery time.

#### switching characteristics (see Note 4)

| PARAMETER        | FROM TO<br>(INPUT) (OUTPUT) |       | CL<br>RL | CC = 5 V<br>= 50 PI<br>= 500 Ω<br>= 500 Ω | F,<br>2, | V <sub>CC</sub> = 4.5 V<br>C <sub>L</sub> = 50<br>R <sub>L</sub> = 50<br>T <sub>A</sub> = MIN TC | UNIT |     |
|------------------|-----------------------------|-------|----------|-------------------------------------------|----------|--------------------------------------------------------------------------------------------------|------|-----|
|                  |                             |       | MIN      | TYP                                       | MAX      | MIN                                                                                              | MAX  |     |
| f <sub>max</sub> |                             |       | 100      | 120                                       |          | 90                                                                                               |      | MHz |
| <sup>t</sup> PLH | CLK (LOAD high)             | Amu 0 | 2.7      | 5.1                                       | 7.5      | 2.7                                                                                              | 8.5  | ns  |
| <sup>t</sup> PHL | CLK (LOAD high)             | Any Q | 2.7      | 7.1                                       | 10       | 2.7                                                                                              | 11   | 115 |
| <sup>t</sup> PLH |                             | Amu 0 | 3.2      | 5.6                                       | 8.5      | 3.2                                                                                              | 9.5  | ns  |
| <sup>t</sup> PHL | CLK (LOAD low)              | Any Q | 3.2      | 5.6                                       | 8.5      | 3.2                                                                                              | 9.5  | 115 |
| <sup>t</sup> PLH | CLK                         | RCO   | 4.2      | 9.6                                       | 14       | 4.2                                                                                              | 15   | ns  |
| <sup>t</sup> PHL | OLK                         | RCO   | 4.2      | 9.6                                       | 14       | 4.2                                                                                              | 15   | 115 |
| <sup>t</sup> PLH |                             | RCO   | 1.7      | 4.1                                       | 7.5      | 1.7                                                                                              | 8.5  | ns  |
| <sup>t</sup> PHL | ENT                         | RCO   | 1.7      | 4.1                                       | 7.5      | 1.7                                                                                              | 8.5  | 115 |
| <b>t-</b>        |                             | Any Q | 4.7      | 8.6                                       | 12       | 4.7                                                                                              | 13   | 20  |
| <sup>t</sup> PHL | CLR                         | RCO   | 3.7      | 7.6                                       | 10.5     | 3.7                                                                                              | 11.5 | ns  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 4: Load circuits and waveforms are shown in Figure 1.



SDFS056B – MARCH 1987 – REVISED AUGUST 2001



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns, duty cycle = 50%.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



www.ti.com

11-Nov-2009

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN74F161AD       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161ADE4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161ADG4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161ADR      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161ADRE4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161ADRG4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161AN       | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74F161AN3      | OBSOLETE              | PDIP            | Ν                  | 16   |                | TBD                       | Call TI          | Call TI                      |
| SN74F161ANE4     | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74F161ANSR     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161ANSRE4   | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F161ANSRG4   | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



#### www.ti.com

11-Nov-2009

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | Il dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | SN74F161ADR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
|    | SN74F161ANSR              | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

29-Jul-2009



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74F161ADR  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74F161ANSR | SO           | NS              | 16   | 2000 | 346.0       | 346.0      | 33.0        |

#### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



D (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AC.



D(R-PDSO-G16)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DLP® Products               | www.dlp.com            | Broadband          | www.ti.com/broadband      |
| DSP                         | dsp.ti.com             | Digital Control    | www.ti.com/digitalcontrol |
| Clocks and Timers           | www.ti.com/clocks      | Medical            | www.ti.com/medical        |
| Interface                   | interface.ti.com       | Military           | www.ti.com/military       |
| Logic                       | logic.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Power Mgmt                  | power.ti.com           | Security           | www.ti.com/security       |
| Microcontrollers            | microcontroller.ti.com | Telephony          | www.ti.com/telephony      |
| RFID                        | www.ti-rfid.com        | Video & Imaging    | www.ti.com/video          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated