

## General Purpose FET-INPUT OPERATIONAL AMPLIFIERS

## FEATURES

- FET INPUT: $I_{B}=50 p A \max$
- LOW OFFSET VOLTAGE: $750 \mu \mathrm{~V}$ max
- WIDE SUPPLY RANGE: $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- SLEW RATE: 10V/ $\mu \mathrm{s}$
- WIDE BANDWIDTH: 4MHz
- EXCELLENT CAPACITIVE LOAD DRIVE
- SINGLE, DUAL, QUAD VERSIONS


## DESCRIPTION

The OPA131 series of FET-input op amps provides high performance at low cost. Single, dual and quad versions in industry-standard pinouts allow cost-effective design options.
The OPA131 series offers excellent general purpose performance, including low offset voltage, drift, and good dynamic characteristics.
Single, dual and quad versions are available in DIP and SOIC packages. Performance grades include commercial and industrial temperature ranges.


[^0] Tel: (520) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.

| PARAMETER | CONDITION | OPA131PA, UA OPA2131PA, UA OPA4131PA, UA, NA |  |  | OPA131PJ, UJ OPA2131PJ, UJ OPA4131PJ, NJ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OFFSET VOLTAGE Input Offset Voltage OPA131P, U models only vs Temperature ${ }^{(1)}$ vs Power Supply OPA131P, U models only | Operating Temperature Range $V_{S}= \pm 4.5 \mathrm{~V} \text { to } \pm 18 \mathrm{~V}$ |  | $\begin{gathered} \pm 0.2 \\ \pm 0.2 \\ \pm 2 \\ 50 \\ 50 \end{gathered}$ | $\begin{gathered} \pm 1 \\ 0.75 \\ \pm 10 \\ 200 \\ 100 \end{gathered}$ |  |  | $\pm 1.5$ | $\begin{gathered} \mathrm{mV} \\ \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V} / \mathrm{V} \\ \mu \mathrm{~V} / \mathrm{V} \end{gathered}$ |
| INPUT BIAS CURRENT ${ }^{(2)}$ <br> Input Bias Current vs Temperature Input Offset Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \end{aligned}$ |  | $+5$ <br> Typical Cu $\pm 1$ | $\begin{gathered} \quad \mathrm{ve}^{ \pm 50} \\ \pm 50 \end{gathered}$ |  |  |  | pA <br> pA |
| NOISE <br> Input Voltage Noise <br> Noise Density, $\begin{aligned} & f=10 \mathrm{~Hz} \\ & f=100 \mathrm{~Hz} \\ & f=1 \mathrm{kHz} \\ & f=10 \mathrm{kHz} \end{aligned}$ <br> Current Noise Density, $f=1 \mathrm{kHz}$ |  |  | $\begin{gathered} 21 \\ 16 \\ 15 \\ 15 \\ 3 \end{gathered}$ |  |  |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{f} \mathrm{A} / \sqrt{\mathrm{Hz}}$ |
| INPUT VOLTAGE RANGE <br> Common-Mode Voltage Range Common-Mode Rejection OPA131P, U models only | $\mathrm{V}_{\mathrm{CM}}=-12 \mathrm{~V}$ to +14 V | $\begin{gathered} (\mathrm{V}-)+3 \\ 70 \\ 80 \end{gathered}$ | $\begin{aligned} & 80 \\ & 86 \end{aligned}$ | (V+)-1 | * | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| INPUT IMPEDANCE <br> Differential <br> Common-Mode | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | $\begin{aligned} & 10^{10}\| \| 1 \\ & 10^{12}\| \| 3 \end{aligned}$ |  |  | * |  | $\begin{aligned} & \Omega \\| \mathrm{pF} \\ & \Omega \\| \mathrm{pF} \end{aligned}$ |
| OPEN-LOOP GAIN Open-Loop Voltage Gain OPA131P, U models only | $\mathrm{V}_{\mathrm{O}}=-12 \mathrm{~V}$ to +12 V | $\begin{gathered} 94 \\ 100 \end{gathered}$ | $\begin{aligned} & 110 \\ & 110 \end{aligned}$ |  | * | * |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| FREQUENCY RESPONSE <br> Gain-Bandwidth Product <br> Slew Rate <br> Settling Time 0.1\% <br> 0.01\% <br> Total Harmonic Distortion + Noise | $\begin{gathered} G=-1,10 \mathrm{~V} \text { Step, } \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ \mathrm{G}=-1,10 \mathrm{~V} \text { Step, } \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ 1 \mathrm{kHz}, \mathrm{G}=1, \mathrm{~V}_{\mathrm{O}}=3.5 \mathrm{Vrms} \end{gathered}$ |  | $\begin{gathered} 4 \\ 10 \\ 1.5 \\ 2 \\ 0.0008 \end{gathered}$ |  |  |  |  | MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> \% |
| OUTPUT <br> Voltage Output, Positive Negative <br> Short-Circuit Current |  | $\begin{aligned} & (\mathrm{V}+)-3 \\ & (\mathrm{~V}-)+3 \end{aligned}$ | $\begin{gathered} (\mathrm{V}+)-2.5 \\ (\mathrm{~V}-)+2.5 \\ \pm 25 \end{gathered}$ |  | * | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY <br> Specified Operating Voltage Operating Voltage Range Quiescent Current (per amplifier) | $\mathrm{I}_{0}=0$ | $\pm 4.5$ | $\begin{aligned} & \pm 15 \\ & \pm 1.5 \end{aligned}$ | $\begin{gathered} \pm 18 \\ \pm 1.75 \end{gathered}$ | * |  | $\pm 2$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Operating Range <br> Storage <br> Thermal Resistance, $\theta_{\mathrm{JA}}$ <br> 8-Pin DIP <br> SO-8 Surface-Mount <br> 14-Pin DIP <br> SO-14, SOL-16 Surface-Mount |  | $\begin{aligned} & -40 \\ & -40 \end{aligned}$ | $\begin{gathered} 100 \\ 150 \\ 80 \\ 110 \end{gathered}$ | $\begin{gathered} +85 \\ +125 \end{gathered}$ | $0$ | * | $+70$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |

* Specifications same as OPA131PA, OPA131UA.

NOTES: (1) Guaranteed by wafer test. (2) High-speed test at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

## ABSOLUTE MAXIMUM RATINGS



NOTE: (1) Short-circuit to ground, one amplifier per package.

## PACKAGE INFORMATION

| MODEL | PACKAGE | PACKAGE DRAWING <br> NUMBER( |
| :--- | :---: | :---: |
| Single | 8-Pin Plastic DIP | 006 |
| OPA131PJ | 8-Pin Plastic DIP | 006 |
| OPA131PA | 8-Pin Plastic DIP | 006 |
| OPA131P | SO-8 Surface-Mount | 182 |
| OPA131UJ | SO-8 Surface-Mount | 182 |
| OPA131UA | SO-8 Surface-Mount | 182 |
| OPA131U |  |  |
| Dual | 8-Pin Plastic DIP | 006 |
| OPA2131PJ | 8-Pin Plastic DIP | 006 |
| OPA2131PA | SO-8 Surface-Mount | 182 |
| OPA2131UJ | SO-8 Surface-Mount | 182 |
| OPA2131UA |  |  |
| Quad | 14-Pin Plastic DIP | 010 |
| OPA4131PJ | 14-Pin Plastic DIP | 010 |
| OPA4131PA | SOL-16 Surface-Mount | 211 |
| OPA4131UA | SO-14 Surface-Mount | 235 |
| OPA4131NJ | SO-14 Surface-Mount | 235 |
| OPA4131NA |  |  |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

## ORDERING INFORMATION

|  |  |  |
| :--- | :---: | :---: |
| MODEL | PACKAGE | TEMPERATURE RANGE |
| Single |  |  |
| OPA131PJ | 8-Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ |
| OPA131PA | 8-Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA131P | 8-Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA131UJ | SO-8 Surface-Mount | 0 to $+70^{\circ} \mathrm{C}$ |
| OPA131UA | SO-8 Surface-Mount | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA131U | SO-8 Surface-Mount | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Dual |  |  |
| OPA2131PJ | 8-Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ |
| OPA2131PA | 8-Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA2131UJ | SO-8 Surface-Mount | 0 to $+70^{\circ} \mathrm{C}$ |
| OPA2131UA | SO-8 Surface-Mount | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Quad | 14-Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ |
| OPA4131PJ | 14-Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA4131PA | SOL-16 Surface-Mount | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA4131UA | 0 to $+70^{\circ} \mathrm{C}$ |  |
| OPA4131NJ | SO-14 Surface-Mount | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OPA4131NA | SO-14 Surface-Mount |  |

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## TYPICAL PERFORMANCE CURVES

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.






INPUT BIAS CURRENT


## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.






## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{\text {CASE }}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S}= \pm 15 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.


200ns/div


$1 \mu \mathrm{~s} / \mathrm{div}$


## APPLICATIONS INFORMATION

OPA131 series op amps are unity-gain stable and suitable for a wide range of general-purpose applications. Power supply pins should be bypassed with 10 nF ceramic capacitors or larger.
OPA131 series op amps are free from unexpected output phase-reversal common with FET op amps. Many FETinput op amps exhibit phase-reversal of the output when the input common-mode voltage range is exceeded. This can occur in voltage-follower circuits, causing serious problems in control loop applications. All circuitry is completely independent in dual and quad versions, assuring normal behavior when one amplifier in a package is overdriven or short-circuited.

## OFFSET VOLTAGE TRIM

The OPA131 (single op amp version) provides offset voltage trim connections on pins 1 and 5 . Offset voltage can be adjusted by connecting a potentiometer as shown in Figure 1. This adjustment should be used only to null the offset of the op amp, not system offset or offset produced by the signal source.


FIGURE 1. OPA131 Offset Voltage Trim Circuit.

## INPUT BIAS CURRENT

The input bias current is approximately 5 pA at room temperature and increases with temperature as shown in the typical performance curve "Input Bias Current vs Temperature."

Input bias current also varies with common-mode voltage and power supply voltage. This variation is dependent on the voltage between the negative power supply and the com-mon-mode input voltage. The effect is shown in the typical curve "Input Bias Current vs Common-Mode Voltage."

## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.
In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tl's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.


[^0]:    International Airport Industrial Park • Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706

